www.ti.com

# FLATLINK™ TRANSMITTER

Check for Samples: SN75LVDS83B

### **FEATURES**

- LVDS Display Serdes Interfaces Directly to LCD Display Panels with Integrated LVDS
- Package Options: 4.5mm x 7mm BGA, and 8.1mm x 14mm TSSOP
- 1.8V up to 3.3V Tolerant Data Inputs to Connect Directly to Low-Power, Low-Voltage Application and Graphic Processors
- Transfer Rate up to 135Mpps (Mega Pixel Per Second); Pixel Clock Frequency Range 10MHz to 135MHz
- Suited for Display Resolutions Ranging From HVGA up to HD With Low EMI
- Operates From a Single 3.3V Supply and 170mW (typ.) at 75MHz

- 28 Data Channels Plus Clock In Low-Voltage TTL to 4 Data Channels Plus Clock Out Low-Voltage Differential
- Consumes Less Than 1mW When Disabled
- Selectable Rising or Falling Clock Edge Triggered Inputs
- ESD: 5kV HBM
- Support Spread Spectrum Clocking (SSC)
- Compatible with all OMAP™2x, OMAP™3x, and DaVinci™ Application Processors

### **APPLICATIONS**

- LCD Display Panel Driver
- UMPC and Netbook PC
- Digital Picture Frame

### DESCRIPTION

The SN75LVDS83B FlatLink™ transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 and LCD panels with integrated LVDS receiver.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

OMAP, DaVinci, FlatLink are trademarks of Texas Instruments.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **DESCRIPTION (CONTINUED)**

The SN75LVDS83B requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN). SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.

The SN75LVDS83B is characterized for operation over ambient air temperatures of -10°C to 70°C.

Alternative device option: The SN75LVDS83A (SLLS980) is an alternative to the SN75LVDS83B for clock frequency range of 10MHz-100MHz only. The SN75LVDS83A is available in the TSSOP package option only.

## ORDERING INFORMATION(1)

| PART NUMBER     | PART MARKING             | PACKAGE              |
|-----------------|--------------------------|----------------------|
| SN75LVDS83BZQLR | LVDS83B in BGA package   | 56-pin ZQL LARGE T&R |
| SN75LVDS83BDGG  | LVDS83B in TSSOP package | 56-pin DGG TUBE      |
| SN75LVDS83BDGGR | LVDS83B in TSSOP package | 56-pin DGG LARGE T&R |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or refer to our web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**(1)

|                                                         |                                                     | VALUE                            | UNIT |
|---------------------------------------------------------|-----------------------------------------------------|----------------------------------|------|
| Supply voltag                                           | e range, VCC, IOVCC, LVDSVCC, PLLVCC <sup>(2)</sup> | -0.5 to 4                        | V    |
| Voltage range                                           | tage range at any output terminal -0.5 to VCC + 0.5 |                                  | V    |
| Voltage range at any input terminal -0.5 to IOVCC + 0.5 |                                                     | V                                |      |
| Continuous po                                           | ower dissipation                                    | See the dissipation rating table |      |
|                                                         | Human Body Model (HBM) <sup>(3)</sup> all pins      | 5                                | kV   |
| ESD rating                                              | Charged Device Model (CDM) <sup>(4)</sup> all pins  | 500                              | V    |
|                                                         | Machine Model (MM) <sup>(5)</sup> all pins          | 150                              | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

- (2) All voltages are with respect to the GND terminals.
- (3) In accordance with JEDEC Standard 22, Test Method A114-A.
- (4) In accordance with JEDEC Standard 22, Test Method C101.
- (5) In accordance with JEDEC Standard 22, Test Method A115-A.

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated

www.ti.com

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                      |              | MIN            | NOM             | MAX            | UNIT |  |
|------------------------------------------------|--------------|----------------|-----------------|----------------|------|--|
| Supply voltage, VCC                            |              | 3              | 3.3             | 3.6            |      |  |
| LVDS output Supply voltage, LVDSVCC            |              | 3              | 3.3             | 3.6            |      |  |
| PLL analog supply voltage, PLLVCC              |              | 3              | 3.3             | 3.6            | V    |  |
| IO input reference Supply voltage, IOVCC       |              | 1.62           | 1.8 / 2.5 / 3.3 | 3.6            |      |  |
| Power supply noise on any VCC terminal         |              |                |                 | 0.1            |      |  |
| High-level input voltage, V <sub>IH</sub>      | IOVCC = 1.8V | IOVCC/2 + 0.3V |                 |                |      |  |
|                                                | IOVCC = 2.5V | IOVCC/2 + 0.4V |                 |                | V    |  |
|                                                | IOVCC = 3.3V | IOVCC/2 + 0.5V |                 |                |      |  |
|                                                | IOVCC = 1.8V |                |                 | IOVCC/2 - 0.3V |      |  |
| Low-level input voltage, V <sub>IL</sub>       | IOVCC = 2.5V |                |                 | IOVCC/2 - 0.4V | V    |  |
|                                                | IOVCC = 3.3V |                |                 | IOVCC/2 - 0.5V |      |  |
| Differential load impedance, Z <sub>L</sub>    |              | 90             |                 | 132            | Ω    |  |
| Operating free-air temperature, T <sub>A</sub> |              | -10            |                 | 70             | С    |  |

## **DISSIPATION RATINGS**

| PACKAGE | CIRCUIT BOARD MODEL (1) | T <sub>JA</sub> ≤ 25°C | DERATING FACTOR <sup>(2)</sup><br>ABOVE T <sub>JA</sub> = 25°C | T <sub>JA</sub> = 70°C<br>POWER RATING |
|---------|-------------------------|------------------------|----------------------------------------------------------------|----------------------------------------|
| DGG     | Low K                   | 1111mW                 | 12.3mW/°C                                                      | 555mW                                  |
| ZQL     | Low-K                   | 1034mW                 | 11.5mW/°C                                                      | 517mW                                  |
| DGG     | High-K                  | 1730mW                 | 19mW/°C                                                        | 865mW                                  |
| ZQL     |                         | 2000mW                 | 22mW/°C                                                        | 1000mW                                 |

<sup>(1)</sup> In accordance with the High-K and Low-K thermal metric definitions of EIA/JESD51-2.

## **TIMING REQUIREMENTS**

| PARAMETER                                                    | MIN                | MAX                | UNIT |
|--------------------------------------------------------------|--------------------|--------------------|------|
| Input clock period, t <sub>c</sub>                           | 7.4                | 100                | ns   |
| Input clock modulation                                       |                    |                    |      |
| w/ modulation frequency 30kHz                                |                    | 8%                 |      |
| w/ modulation frequency 50kHz                                |                    | 6%                 |      |
| High-level input clock pulse width duration, tw              | 0.4 t <sub>c</sub> | 0.6 t <sub>c</sub> | ns   |
| Input signal transition time, t <sub>t</sub>                 |                    | 3                  | ns   |
| Data set up time, D0 through D27 before CLKIN (See Figure 3) | 2                  |                    | ns   |
| Data hold time, D0 through D27 after CLKIN                   | 0.8                |                    | ns   |

Copyright © 2009, Texas Instruments Incorporated

Submit Documentation Feedback

<sup>(2)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.



### DGG PACKAGE (TOP VIEW)



## **DGG PIN LIST**

| Pin # | Signal | Pin # | Signal | Pin # | Signal  | Pin # | Signal  |
|-------|--------|-------|--------|-------|---------|-------|---------|
| 1     | IOVCC  | 15    | D15    | 29    | GND     | 43    | GND     |
| 2     | D5     | 16    | D16    | 30    | D26     | 44    | LVDSVCC |
| 3     | D6     | 17    | CLKSEL | 31    | CLKIN   | 45    | Y1P     |
| 4     | D7     | 18    | D17    | 32    | SHTDN   | 46    | Y1M     |
| 5     | GND    | 19    | D18    | 33    | GND     | 47    | Y0P     |
| 6     | D8     | 20    | D19    | 34    | PLLVCC  | 48    | YOM     |
| 7     | D9     | 21    | GND    | 35    | GND     | 49    | GND     |
| 8     | D10    | 22    | D20    | 36    | GND     | 50    | D27     |
| 9     | VCC    | 23    | D21    | 37    | Y3P     | 51    | D0      |
| 10    | D11    | 24    | D22    | 38    | Y3M     | 52    | D1      |
| 11    | D12    | 25    | D23    | 39    | CLKOUTP | 53    | GND     |
| 12    | D13    | 26    | IOVCC  | 40    | CLKOUTM | 54    | D2      |
| 13    | GND    | 27    | D24    | 41    | Y2P     | 55    | D3      |
| 14    | D14    | 28    | D25    | 42    | Y2M     | 56    | D4      |





## **ZQL PIN LIST**

| Ball # | Signal             | Ball # | Signal | Ball # | Signal             |  |  |  |  |  |
|--------|--------------------|--------|--------|--------|--------------------|--|--|--|--|--|
| A1     | GND                | A2     | CLKIN  | A3     | D26                |  |  |  |  |  |
| A4     | D24                | A5     | D23    | A6     | D22                |  |  |  |  |  |
| B1     | GND                | B2     | PLLVCC | В3     | SHTDN              |  |  |  |  |  |
| B4     | D25                | B5     | D21    | B6     | D20                |  |  |  |  |  |
| C1     | Y3M                | C2     | Y3P    | C3     | GND                |  |  |  |  |  |
| C4     | IOVCC              | C5     | GND    | C6     | D19                |  |  |  |  |  |
| D1     | CLKM               | D2     | CLKP   | D3     | GND                |  |  |  |  |  |
| D4     | CLKSEL             | D5     | D18    | D6     | D17                |  |  |  |  |  |
| E1     | Y2M                | E2     | Y2P    | E3     | ball not populated |  |  |  |  |  |
| E4     | ball not populated | E5     | D15    | E6     | D16                |  |  |  |  |  |
| F1     | LVDSVCC            | F2     | GND    | F3     | ball not populated |  |  |  |  |  |
| F4     | ball not populated | F5     | GND    | F6     | D14                |  |  |  |  |  |
| G1     | Y1M                | G2     | Y1P    | G3     | GND                |  |  |  |  |  |
| G4     | IOVCC              | G5     | D12    | G6     | D13                |  |  |  |  |  |
| H1     | Y0M                | H2     | Y0P    | H3     | GND                |  |  |  |  |  |
| H4     | D10                | H5     | VCC    | H6     | D11                |  |  |  |  |  |
| J1     | D27                | J2     | D0     | J3     | D3                 |  |  |  |  |  |
| J4     | D6                 | J5     | GND    | J6     | D9                 |  |  |  |  |  |
| K1     | D1                 | K2     | D2     | K3     | D4                 |  |  |  |  |  |



## **ZQL PIN LIST (continued)**

| K4   D5   K5   D7   K6   D8 |
|-----------------------------|
|-----------------------------|

## **PIN FUNCTIONS**

| TERMINAL                        | I/O                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y0P, Y0M, Y1P,<br>Y1M, Y2P, Y2M |                             | Differential LVDS data outputs. Outputs are high-impedance when SHTDN is pulled low (de-asserted)                                                                                                                                                                                                                                                                                                   |
| Y3P, Y3M                        | LVDS Out                    | Differential LVDS Data outputs. Output is high-impedance when SHTDN is pulled low (de-asserted). Note: if the application only requires 18-bit color, this output can be left open.                                                                                                                                                                                                                 |
| CLKP, CLKM                      |                             | Differential LVDS pixel clock out <u>put.</u> Output is high-impedance when SHTDN is pulled low (de-asserted).                                                                                                                                                                                                                                                                                      |
| D0 – D27                        | CMOS IN with                | Data inputs; supports 1.8V to 3.3V input voltage selectable by VDD supply. To connect a graphic source successfully to a display, the bit assignment of D[27:0] is critical (and not necessarily intuitive).  For input bit assignment see Figure 14 to Figure 17 for details.  Note: if application only requires 18-bit color, connect unused inputs D5, D10, D11, D16, D17, D23, and D27 to GND. |
| CLKIN                           | pulldn                      | Input pixel clock; rising or falling clock polarity is selectable by Control input CLKSEL.                                                                                                                                                                                                                                                                                                          |
| SHTDN                           |                             | Device shut down; pull low (de-assert) to shut down the device (low power, resets all registers) and high (assert) for normal operation.                                                                                                                                                                                                                                                            |
| CLKSEL                          |                             | Selects between rising edge input clock trigger (CLKSEL = $V_{IH}$ and falling edge input clock trigger (CLKSEL = $V_{IL}$ ).                                                                                                                                                                                                                                                                       |
| VCC                             |                             | 3.3V digital Supply Voltage                                                                                                                                                                                                                                                                                                                                                                         |
| IOVCC                           |                             | I/O supply reference voltage (1.8V up to 3.3V matching the GPU data output signal swing)                                                                                                                                                                                                                                                                                                            |
| PLLVCC                          | Power Supply <sup>(1)</sup> | 3.3V PLL analog supply                                                                                                                                                                                                                                                                                                                                                                              |
| LVDSVCC                         |                             | 3.3V LVDS output analog supply                                                                                                                                                                                                                                                                                                                                                                      |
| GND                             |                             | Supply Ground for VCC, IOVCC, LVDSVCC, and PLLVCC.                                                                                                                                                                                                                                                                                                                                                  |

<sup>(1)</sup> For a multilayer pcb, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane.

Submit Documentation Feedback



### **FUNCTIONAL BLOCK DIAGRAM**



**Y2** 

Dn CLKIN Or CLKIN — Previous cycle → Current cycle → Next —

\( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \\( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \)

Figure 1. Typical SN75LVDS83B Load and Shift Sequences



Figure 2. Equivalent Input and Output Schematic Diagrams

www.ti.com

# **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                                                                                                                                  | MIN   | TYP (1) | MAX   | UNIT |  |
|---------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|-------|------|--|
| V <sub>T</sub>      | Input voltage threshold                                                                         |                                                                                                                                                                                                                                  |       | IOVCC/2 |       | V    |  |
| V <sub>OD</sub>     | Differential steady-state output voltage magnitude                                              | $R_L = 100\Omega$ , See Figure 4                                                                                                                                                                                                 | 250   |         | 450   | mV   |  |
| Δ V <sub>OD</sub>   | Change in the steady-state differential output voltage magnitude between opposite binary states | 11, 2 10011, 000 rigulo 1                                                                                                                                                                                                        |       | 1       | 35    | mV   |  |
| V <sub>OC(SS)</sub> | Steady-state common-mode output voltage                                                         |                                                                                                                                                                                                                                  | 1.125 |         | 1.375 | V    |  |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                                                         | See Figure 4<br>t <sub>R/F</sub> (Dx, CLKin) = 1ns                                                                                                                                                                               |       |         | 35    | mV   |  |
| Ін                  | High-level input current                                                                        | V <sub>IH</sub> = IOVCC                                                                                                                                                                                                          |       |         | 25    | μΑ   |  |
| IL                  | Low-level input current                                                                         | V <sub>IL</sub> = 0 V                                                                                                                                                                                                            |       |         | ±10   | μA   |  |
|                     | Ob - at - in-orit - ort- of - ord-                                                              | V <sub>OY</sub> = 0 V                                                                                                                                                                                                            |       |         | ±24   | mA   |  |
| os                  | Short-circuit output current                                                                    | V <sub>OD</sub> = 0 V                                                                                                                                                                                                            |       |         | ±12   | mA   |  |
| loz                 | High-impedance state output current                                                             | V <sub>O</sub> = 0 V to VCC                                                                                                                                                                                                      |       |         | ±20   | μA   |  |
|                     | Input pull-down integrated resistor on all                                                      | IOVCC = 1.8V                                                                                                                                                                                                                     |       | 200     |       | kΩ   |  |
| R <sub>pdn</sub>    | inputs (Dx, CLKSEL, SHTDN, CLKIN)                                                               | IOVCC = 3.3V                                                                                                                                                                                                                     |       | 100     |       |      |  |
| la                  | Quiescent current (average)                                                                     | disabled, all inputs at GND;<br>SHTDN = V <sub>IL</sub>                                                                                                                                                                          |       | 2       | 100   | μΑ   |  |
|                     |                                                                                                 | SHTDN = V <sub>IH</sub> , R <sub>L</sub> = 100Ω (5 places),<br>grayscale pattern (Figure 5)<br>VCC = 3.3V, f <sub>CLK</sub> = 75MHz                                                                                              |       |         |       |      |  |
|                     |                                                                                                 | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                              |       | 51.9    | 61    | mA   |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 3.3V                                                                                                                                                                                           |       | 0.4     | 1.2   |      |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 1.8V                                                                                                                                                                                           |       | 0.1     |       |      |  |
|                     |                                                                                                 | $\overline{\text{SHTDN}} = \text{V}_{\text{IH}},  \text{R}_{\text{L}} = 100\Omega  \text{(5 places)},  50\% \\ \text{transition density pattern (Figure 5)}, \\ \text{VCC} = 3.3\text{V},  \text{f}_{\text{CLK}} = 75\text{MHz}$ |       |         |       |      |  |
|                     |                                                                                                 | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                              |       | 53.3    | 64.6  | mA   |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 3.3V                                                                                                                                                                                           |       | 0.6     | 2.5   |      |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 1.8V                                                                                                                                                                                           |       | 0.2     |       |      |  |
|                     |                                                                                                 | $\overline{\text{SHTDN}} = \text{V}_{\text{IH}}, \text{ R}_{\text{L}} = 100\Omega \text{ (5 places)},$<br>worst-case pattern (Figure 6),<br>VCC = 3.6V, f <sub>CLK</sub> = 75MHz                                                 |       |         | ·     |      |  |
| СС                  | Supply current (average)                                                                        | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                              |       | 63.7    | 76    |      |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 3.3V                                                                                                                                                                                           |       | 1.3     | 3.3   | mA   |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 1.8V                                                                                                                                                                                           |       | 0.5     |       |      |  |
|                     |                                                                                                 | $\overline{\text{SHTDN}} = \text{V}_{\text{IH}}, \text{ R}_{\text{L}} = 100\Omega \text{ (5 places)},$ worst-case pattern (Figure 6), $\text{f}_{\text{CLK}} = 100\text{MHz}$                                                    |       |         |       |      |  |
|                     |                                                                                                 | I <sub>(VCC)</sub> + I <sub>(PLLVCC)</sub> + I <sub>(LVDSVCC)</sub>                                                                                                                                                              |       | 81.6    | 93    | -    |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 3.6V                                                                                                                                                                                           |       | 1.6     | 3.8   | mA   |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 1.8V                                                                                                                                                                                           |       | 0.6     |       |      |  |
|                     |                                                                                                 | $\overline{\text{SHTDN}} = \text{V}_{\text{IH}},  \text{R}_{\text{L}} = 100\Omega   \text{(5 places)}, \\ \text{worst-case pattern (Figure 6)}, \\ \text{f}_{\text{CLK}} = 135\text{MHz}$                                        |       |         |       |      |  |
|                     |                                                                                                 | $I_{(VCC)} + I_{(PLLVCC)} + I_{(LVDSVCC)}$                                                                                                                                                                                       |       | 102.2   | 115   |      |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 3.6V                                                                                                                                                                                           |       | 2.1     | 4.5   | mA   |  |
|                     |                                                                                                 | I <sub>(IOVCC)</sub> with IOVCC = 1.8V                                                                                                                                                                                           |       | 0.8     |       |      |  |
| Cı                  | Input capacitance                                                                               |                                                                                                                                                                                                                                  | -     | 2       |       | pF   |  |

<sup>(1)</sup> All typical values are at VCC = 3.3 V,  $T_A$  = 25°C.



## SWITCHING CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                                                | TEST CONDITIONS                                                                    | MIN                                              | TYP <sup>(1)</sup> | MAX                     | UNIT |
|-------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------|--------------------|-------------------------|------|
| t <sub>0</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 0, equal D1, D9, D20, D5)        |                                                                                    | -0.1                                             | 0                  | 0.1                     | ns   |
| t <sub>1</sub>    | Delay time, CLKOUT↑ after Yn valid<br>(serial bit position 1, equal D0, D8,<br>D19, D27) |                                                                                    | <sup>1</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{1}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>2</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 2, equal D7, D18, D26. D23)      | See Figure 7, t <sub>C</sub> = 10ns,<br> Input clock jitter  < 25ps <sup>(2)</sup> | <sup>2</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{2}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>3</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 3; equal D6, D15, D25, D17)      |                                                                                    | <sup>3</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{3}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>4</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 4, equal D4, D14, D24, D16)      |                                                                                    | <sup>4</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{4}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>5</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 5, equal D3, D13, D22, D11)      |                                                                                    | <sup>5</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{5}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>6</sub>    | Delay time, CLKOUT↑ after Yn valid (serial bit position 6, equal D2, D12, D21, D10)      |                                                                                    | <sup>6</sup> / <sub>7</sub> t <sub>c</sub> - 0.1 |                    | $^{6}/_{7} t_{c} + 0.1$ | ns   |
| t <sub>c(o)</sub> | Output clock period                                                                      |                                                                                    |                                                  | t <sub>c</sub>     |                         | ns   |
|                   |                                                                                          | $t_C$ = 10ns; clean reference clock, see Figure 8                                  |                                                  | ±26                |                         |      |
| ٨٠                | Output clock cycle-to-cycle jitter (3)                                                   | t <sub>C</sub> = 10ns with 0.05UI added noise modulated at 3MHz, see Figure 8      |                                                  | ±44                |                         | ps   |
| $\Delta t_{c(o)}$ | output clock eyele to eyele jittel                                                       | t <sub>C</sub> = 7.4ns; clean reference clock, see Figure 8                        |                                                  | ±35                |                         | рз   |
|                   |                                                                                          | t <sub>C</sub> = 7.4ns with 0.05UI added noise modulated at 3MHz, see Figure 8     |                                                  | ±42                |                         |      |
| t <sub>w</sub>    | High-level output clock pulse duration                                                   |                                                                                    |                                                  | $^4/_7$ $t_c$      |                         | ns   |
| t <sub>r/f</sub>  | Differential output voltage transition time (t <sub>r</sub> or t <sub>f</sub> )          | See Figure 4                                                                       |                                                  | 225                | 500                     | ps   |
| t <sub>en</sub>   | Enable time, SHTDN↑ to phase lock (Yn valid)                                             | f <sub>(clk)</sub> = 135MHz, See Figure 9                                          |                                                  | 6                  |                         | ns   |
| t <sub>dis</sub>  | Disable time, SHTDN↓ to off-state (CLKOUT high-impedance)                                | $f_{(clk)} = 135MHz$ , See Figure 10                                               |                                                  | 7                  |                         | ns   |

## PARAMETER MEASUREMENT INFORMATION



All input timing is defined at IOVDD / 2 on an input signal with a 10% to 90% rise or fall time of less than 3 ns. CLKSEL = 0V.

Figure 3. Set Up and Hold Time Definition

Product Folder Link(s): SN75LVDS83B

<sup>(1)</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.
(2) [Input clock jitter] is the magnitude of the change in the input clock period.
(3) The output clock cycle-to-cycle jitter is the largest recorded change in the output clock period from one cycle to the next cycle observed over 15,000 cycles. Tektronix TDSJIT3 Jitter Analysis software was used to derive the maximum and minimum jitter value.



# PARAMETER MEASUREMENT INFORMATION (continued)





Figure 4. Test Load and Voltage Definitions for LVDS Outputs.



The 16 grayscale test pattern test device power consumption for a typical display pattern.

Figure 5. 16 Grayscale Test Pattern



# PARAMETER MEASUREMENT INFORMATION (continued)



The worst-case test pattern produces nearly the maximum switching frequency for all of the LVDS outputs.

Figure 6. Worst-Case Power Test Pattern



Figure 7. SN75LVDS83B Timing Definitions

Submit Documentation Feedback



## PARAMETER MEASUREMENT INFORMATION (continued)





Figure 8. Output Clock Jitter Test Set Up



Figure 10. Disable Time Waveforms



## TYPICAL CHARACTERISTICS



100 CLK Frequency During Test = 100MHz

100 CLK Frequency During Test = 100MHz

100 CLK Frequency During Test = 100MHz

 $f_{(mod)}$  - Input Modular Frequency - MHz

**OUTPUT CLOCK JITTER** 

Figure 11. Figure 12.

# TYPICAL PRBS OUTPUT SIGNAL OVER ONE CLOCK PERIOD



t<sub>k</sub> - Time - 1ns/div Figure 13.

www.ti.com

### APPLICATION INFORMATION

This section describes the power up sequence, provides information on device connectivity to various GPU and LCD display panels, and offers a pcb routing example.

## **Power Up Sequence**

The SN75LVDS83B does not require a specific power up sequence.

It is permitted to power up IOVCC while VCC, VCCPLL, and VCCLVDS remain powered down and connected to GND. The input level of the SHTDN during this time does not matter as only the input stage is powered up while all other device blocks are still powered down.

It is also permitted to power up all 3.3V power domains while IOVCC is still powered down to GND. The device will not suffer damage. However, in this case, all the I/Os are detected as logic HIGH, regardless of their true input voltage level. Hence, connecting SHTDN to GND will still be interpreted as a logic HIGH; the LVDS output stage will turn on. The power consumption in this condition is significantly higher than standby mode, but still lower than normal mode.

The user experience can be impacted by the way a system powers up and powers down an LCD screen. The following sequence is recommended:

Power up sequence (SN75LVDS83B SHTDN input initially low):

- 1. Ramp up LCD power (maybe 0.5ms to 10ms) but keep backlight turned off.
- 2. Wait for additional 0-200ms to ensure display noise won't occur.
- 3. Enable video source output; start sending black video data.
- 4. Toggle LVDS83B shutdown to  $\overline{SHTDN} = V_{IH}$ .
- Send >1ms of black video data; this allows the LVDS83B to be phase locked, and the display to show black data first.
- 6. Start sending true image data.
- 7. Enable backlight.

Power Down sequence (SN75LVDS83B SHTDN input initially high):

- 1. Disable LCD backlight; wait for the minimum time specified in the LCD data sheet for the backlight to go low.
- 2. Video source output data switch from active video data to black image data (all visible pixel turn black); drive this for >2 frame times.
- 3. Set SN75LVDS83B input SHTDN = GND; wait for 250ns.
- 4. Disable the video output of the video source.
- 5. Remove power from the LCD panel for lowest system power.

### **Signal Connectivity**

While there is no formal industry standardized specification for the input interface of LVDS LCD panels, the industry has aligned over the years on a certain data format (bit order). Figure 14 through Figure 17 show how each signal should be connected from the graphic source through the SN75LVDS83B input, output and LVDS LCD panel input. Detailed notes are provided with each figure.

Copyright © 2009, Texas Instruments Incorporated

Submit Documentation Feedback





Note A. **FORMAT**: The majority of 24-bit LCD display panels require the two most significant bits (2 MSB) of each color to be transferred over the 4th serial data output Y3. A few 24-bit LCD display panels require the two LSBs of each color to be transmitted over the Y3 output. The system designer needs to verify which format is expected by checking the LCD display data sheet.

- Format 1: use with displays expecting the 2 MSB to be transmitted over the 4th data channel Y3. This is the
  dominate data format for LCD panels.
- Format 2: use with displays expecting the 2 LSB to be transmitted over the 4th data channel.

Note B. Rpullup: install only to use rising edge triggered clocking.

Rpulldown: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1μF and 1x0.01μF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.

Figure 14. 24-Bit Color Host to 24-bit LCD Panel Application

Submit Documentation Feedback





Note A. Leave output Y3 NC.

Note B.Rpullup: install only to use rising edge triggered clocking. Rpulldown: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01μF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1μF and 1x0.01μF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1μF and 1x0.01μF.

Figure 15. 18-Bit Color Host to 18-Bit Color LCD Panel Display Application





Note A. Leave output Y3 N.C.

Note B. **R3**, **G3**, **B3**: this MSB of each color also connects to the 5th bit of each color for increased dynamic range of the entire color space at the expense of none-linear step sizes between each step. For linear steps with less dynamic range, connect D1, D8, and D18 to GND.

**R2, G2, B2**: these outputs also connects to the LSB of each color for increased, dynamic range of the entire color space at the expense of none-linear step sizes between each step. For linear steps with less dynamic range, connect D0, D7, and D15 to VCC.

Note C.Rpullup: install only to use rising edge triggered clocking.

Rpulldown: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1µF and 1x0.01µF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.

Figure 16. 12-Bit Color Host to 18-Bit Color LCD Panel Display Application





Note A. Leave output Y3 NC.

Note B. R0, R1, G0, G1, B0, B1: For improved image quality, the GPU should dither the 24-bit output pixel down to18-bit per pixel.

NoteC.Rpullup: install only to use rising edge triggered clocking.

Rpulldown: install only to use falling edge triggered clocking.

- C1: decoupling cap for the VDDIO supply; install at least 1x0.01µF.
- C2: decoupling cap for the VDD supply; install at least 1x0.1µF and 1x0.01µF.
- C3: decoupling cap for the VDDPLL and VDDLVDS supply; install at least 1x0.1µF and 1x0.01µF.

Figure 17. 24-Bit Color Host to 18-Bit Color LCD Panel Display Application



# **Typical Application Schematic**

Figure 18 represents the schematic drawing of the SN75LVDS83B evaluation module.



Figure 18. Schematic Example (SN75LVDS83B Evaluation Board)



## **PCB** Routing

Figure 19 and Figure 20 show a possible breakout of the data input and output signals from the BGA package.



Figure 19. 24-Bit Color Routing (See Figure 14 for the Schematic)





Figure 20. 18-Bit Color Routing. (See Figure 15, Figure 16, and Figure 17 for the Schematic)



## www.ti.com

## **REVISION HISTORY**

| Cł | hanges from Original (May 2009) to Revision A                    | Page |
|----|------------------------------------------------------------------|------|
| •  | Changed text and replaced TBDs in Note A and Note B of Figure 14 | 16   |
| •  | Changed Note B of Figure 15 - Replaced TBDs.                     | 17   |
| •  | Changed Note B of Figure 16 - Replaced TBDs.                     | 18   |
| •  | Changed Note C of Figure 17 - Replaced TBDs.                     | 19   |
| •  | Changed Figure 19 - removed 3 GND pin locations.                 | 21   |
| •  | Changed Figure 20 - removed 3 GND pin locations.                 | 22   |

### PACKAGE OPTION ADDENDUM

www.ti.com 28-Oct-2009

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type                  | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup>  | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|----------------------------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| SN75LVDS83BDGG   | ACTIVE                | TSSOP                            | DGG                | 56   | 35             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LVDS83BDGGR  | ACTIVE                | TSSOP                            | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LVDS83BZQLR  | ACTIVE                | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56   | 1000           | Green (RoHS &<br>no Sb/Br) | SNAGCU           | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Oct-2009

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
| Γ | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75LVDS83BDGGR | TSSOP                            | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| SN75LVDS83BZQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL                | 56 | 1000 | 330.0                    | 16.4                     | 4.8        | 7.3        | 1.5        | 8.0        | 16.0      | Q1               |

www.ti.com 28-Oct-2009



### \*All dimensions are nominal

| Device          | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| SN75LVDS83BDGGR | TSSOP                   | DGG             | 56   | 2000 | 346.0       | 346.0      | 41.0        |
| SN75LVDS83BZQLR | BGA MICROSTAR<br>JUNIOR | ZQL             | 56   | 1000 | 333.2       | 345.9      | 28.6        |

# ZQL (R-PBGA-N56)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-285 variation BA-2.
- D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb).



# DGG (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | <u>power.ti.com</u>    | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |