## CY8C20234, CY8C20334 CY8C20434, CY8C20534, CY8C20634 # PSoC® Programmable System-on-Chip ### **Features** - Low Power CapSense<sup>®</sup> Block - □ Configurable Capacitive Sensing Elements - □ Supports Combination of CapSense Buttons, Sliders, Touchpads, and Proximity Sensors - Powerful Harvard Architecture Processor - □ M8C Processor Speeds Running up to 12 MHz - □ Low Power at High Speed - □ 2.4V to 5.25V Operating Voltage - □ Industrial Temperature Range: -40°C to +85°C - Flexible On-Chip Memory - □ 8K Flash Program Storage 50,000 Erase/Write Cycles - □ 512 Bytes SRAM Data Storage - □ Partial Flash Updates - ☐ Flexible Protection Modes - □ Interrupt Controller - □ In-System Serial Programming (ISSP) - Complete Development Tools - □ Free Development Tool (PSoC Designer™) - ☐ Full Featured, In-Circuit Emulator, and Programmer - □ Full Speed Emulation - □ Complex Breakpoint Structure - □ 128K Trace Memory - Precision, Programmable Clocking - □ Internal ±5.0% 6/12 MHz Main Oscillator - □ Internal Low Speed Oscillator at 32 kHz for Watchdog and Sleep - Programmable Pin Configurations - □ Pull Up, High Z, Open Drain, and CMOS Drive Modes on All GPIO - □ Up to 28 Analog Inputs on GPIO - □ Configurable Inputs on All GPIO - □ 20 mA Sink current on all GPIO - □ Selectable, Regulated Digital I/O on Port 1 - 3.0V, 20 mA Total Port 1 Source Current - 5 mA Strong Drive Mode on Port 1 Versatile Analog Mux - □ Common Internal Analog Bus - □ Simultaneous Connection of I/O Combinations - Comparator Noise Immunity - □ Low Dropout Voltage Regulator for the Analog Array - Additional System Resources - □ Configurable Communication Speeds - I<sup>2</sup>C: Selectable to 50 kHz, 100 kHz, or 400 kHz - SPI: Configurable between 46.9 kHz and 3 MHz - □ I<sup>2</sup>C Slave - □ SPI Master and SPI Slave - □ Watchdog and Sleep Timers - □ Internal Voltage Reference - □ Integrated Supervisory Circuit ## **Contents** | Features | 1 | |-----------------------------------|---| | Logic Block Diagram | 1 | | Contents | 2 | | PSoC® Functional Overview | 3 | | PSoC Core | | | CapSense Analog System | | | Additional System Resources | | | Getting Started | | | Application Notes | | | Development Kits | 4 | | Training | 4 | | Cypros Consultants | | | Solutions Library | 4 | | Technical Support | 4 | | Development Tools | 5 | | PSoC Designer Software Subsystems | 5 | | In-Circuit Emulator | 5 | | Designing with PSoC Designer | 6 | | Select Components | 6 | | Configure Components | 6 | | Organize and Connect | 6 | | Generate, Verify, and Debug | 6 | | Document Conventions | | | Units of Measure | | | Numeric Naming | 7 | | Pin Information | 8 | | 48-Pin OCD Part Pinout | R | | 16-Pin Part Pinout | 10 | |-----------------------------------------|----| | 24-Pin Part Pinout | 11 | | 32-Pin Part Pinout | | | 28-Pin Part Pinout | 14 | | 30-Ball Part Pinout | 15 | | Electrical Specifications | 16 | | Absolute Maximum Ratings | 17 | | Operating Temperature | 17 | | DC Electrical Characteristics | 18 | | DC General Purpose I/O Specifications | 18 | | AC Electrical Characteristics | 22 | | Packaging Dimensions | 29 | | Thermal Impedances | 32 | | Solder Reflow Peak Temperature | 32 | | Development Tool Selection | 33 | | Software | | | Development Kits | 33 | | Evaluation Tools | | | Device Programmers | 34 | | Accessories (Emulation and Programming) | | | Ordering Information | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | 37 | | PSoC Solutions | 37 | ## PSoC® Functional Overview The PSoC family consists of many *Programmable System-on-Chips with On-Chip Controller* devices. These devices are designed to replace multiple traditional MCU based system components with one low cost single chip programmable component. A PSoC device includes configurable analog and digital blocks and programmable interconnect. This architecture enables the user to create customized peripheral configurations to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts. The PSoC architecture for this device family, as shown in Figure 1, consists of three main areas: the Core, the System Resources, and the CapSense Analog System. A common versatile bus enables connection between I/O and the analog system. Each CY8C20x34 PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 general purpose I/O (GPIO) are also included. The GPIO provide access to the MCU and analog mux. #### **PSoC Core** The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, IMO (Internal Main Oscillator), and ILO (Internal Low speed Oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 12 MHz. The M8C is a two MIPS, 8-bit Harvard architecture microprocessor. System Resources provide additional capability such as a configurable I<sup>2</sup>C slave or SPI master-slave communication interface and various system resets supported by the M8C. The Analog System consists of the CapSense PSoC block and an internal 1.8V analog reference. Together they support capacitive sensing of up to 28 inputs. ### CapSense Analog System The Analog System contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins is completed quickly and easily across multiple ports. Figure 1. Analog System Block Diagram ### Analog Multiplexer System The Analog Mux Bus connects to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator. Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include: - Complex capacitive sensing interfaces such as sliders and touch pads - Chip-wide mux that enables analog input from any I/O pin - Crosspoint connection between any I/O pin combinations ## **Additional System Resources** System Resources provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. Brief statements describing the merits of each system resource follow: - The I<sup>2</sup>C slave or SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over three or four wires run at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock). - Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.8V reference provides an absolute reference for capacitive sensing. - The 5V maximum input, 3V fixed output, low dropout regulator (LDO) provides regulation for I/Os. A register controlled bypass mode enables the user to disable the LDO. ## **Getting Started** The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming information, see the Technical Reference Manual for this PSoC device. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at http://www.cypress.com. ## **Application Notes** Application notes are an excellent introduction to the wide variety of possible PSoC designs and are available at http://www.cypress.com. ### **Development Kits** PSoC Development Kits are available online from Cypress at <a href="http://www.cypress.com">http://www.cypress.com</a> and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. ## Training Free PSoC technical training (on demand, webinars, and workshops) is available online at <a href="http://www.cypress.com">http://www.cypress.com</a>. The training covers a wide variety of topics and skill levels to assist you in your designs. ## **Cypros Consultants** Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant, go to <a href="http://www.cypress.com">http://www.cypress.com</a> and refer to CYPros Consultants. ## **Solutions Library** Visit our growing library of solution focused designs at <a href="http://www.cypress.com">http://www.cypress.com</a>. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. ## **Technical Support** For assistance with technical issues, search KnowledgeBase articles and forums at http://www.cypress.com. If you cannot find an answer to your question, call technical support at 1-800-541-4736. ## CY8C20234, CY8C20334 CY8C20434, CY8C20534, CY8C20634 ## **Development Tools** PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers. PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family. ## **PSoC Designer Software Subsystems** #### System-Level View A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements. PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device. #### Chip-Level View The chip-level view is a more traditional integrated development environment (IDE). Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time. #### Hybrid Designs You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools. #### Code Generation Tools PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours. **Assemblers.** The assemblers enable assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products enable you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands enable the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also enables the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### **In-Circuit Emulator** A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation. ## **Designing with PSoC Designer** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process can be summarized in the following four steps: - 1. Select components - 2. Configure components - 3. Organize and Connect - 4. Generate, Verify, and Debug ## **Select Components** Both the system-level and chip-level views provide a library of prebuilt, pretested hardware peripheral components. In the system-level view, these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators). In the chip-level view, the components are called "user modules". User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. ### Configure Components Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that enable you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design. ### **Organize and Connect** You can build signal chains at the chip level by interconnecting user modules to each other and the I/O pins, or connect system level inputs, outputs, and communication interfaces to each other with valuator functions. In the system-level view, selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog to digital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan. In the chip-level view, perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources. ## Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions allowing you to further refine the software without disrupting the generated code. A complete code development environment allows you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the ICE where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. ## **Document Conventions** Table 1 lists the acronyms that are used in this document. Table 1. Acronyms Used | Acronym | Description | | | | |---------|-----------------------------------|--|--|--| | AC | Alternating Current | | | | | API | Application Programming Interface | | | | | CPU | Central Processing Unit | | | | | DC | Direct Current | | | | | GPIO | General Purpose I/O | | | | | GUI | Graphical User Interface | | | | | ICE | In-Circuit Emulator | | | | | ILO | Internal Low Speed Oscillator | | | | | IMO | Internal Main Oscillator | | | | | I/O | Input Or Output | | | | | LSb | Least Significant Bit | | | | | LVD | Low Voltage Detect | | | | | MSb | Most Significant Bit | | | | | POR | Power On Reset | | | | | PPOR | Precision Power On Reset | | | | | PSoC® | Programmable System-on-Chip | | | | | SLIMO | Slow IMO | | | | | SRAM | Static Random Access Memory | | | | ## **Units of Measure** A units of measure table is located in the Electrical Specifications section. Table 8 on page 16 lists all the abbreviations used to measure the PSoC devices. #### **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers are also represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b or 01000011b). Numbers not indicated by an 'h', 'b', or 0x are decimals. ## Pin Information This section describes, lists, and illustrates the CY8C20234, CY8C20334, CY8C20434, CY8C20534, and CY8C20634 PSoC device pins and pinout configurations. The CY8C20x34 PSoC device is available in a variety of packages that are listed and shown in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O and connection to the common analog bus. However, Vss, Vdd, and XRES are not capable of Digital I/O. ### **48-Pin OCD Part Pinout** The 48-Pin QFN part table and pin diagram is for the CY8C20000 On-Chip Debug (OCD) PSoC device. This part is only used for in-circuit debugging. It is NOT available for production. Figure 2. CY8C20000 48-Pin OCD PSoC Device Table 2. Pin Definitions - CY8C20000 48-Pin OCD (QFN) [2] | Pin No. | Digital | Analog | Name | Description | |---------|-----------------|--------|-------|--------------------------------| | 1 | | - | NC | No Connection | | 2 | I/O | I | P0[1] | | | 3 | I/O | I | P2[7] | | | 4 | I/O | I | P2[5] | | | 5 | I/O | I | P2[3] | | | 6 | I/O | I | P2[1] | | | 7 | I/O | I | P3[3] | | | 8 | I/O | I | P3[1] | | | 9 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 10 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 11 | I/O | I | P0[1] | | | 12 | | | NC | No Connection | | 13 | | | NC | No Connection | | 14 | | | NC | No Connection | Document Number: 001-05356 Rev. \*K Page 8 of 37 Table 2. Pin Definitions - CY8C20000 48-Pin OCD (QFN) $^{[2]}$ (continued) | Pin No. | Digital Analog | | Name | Description | | | |---------|-----------------|---|---------------------------|-----------------------------------------------------|--|--| | 15 | | | NC | SPI CLK | | | | 16 | I <sub>OH</sub> | I | P1[3] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | 17 | I <sub>OH</sub> | I | P1[1] | Ground Connection | | | | 18 | Power | - | Vss | OCD CPU Clock Output | | | | 19 | | | CCLK | OCD High Speed Clock Output | | | | 20 | | | HCLK | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | | | 21 | I <sub>OH</sub> | I | P1[0] | | | | | 22 | I <sub>OH</sub> | I | P1[2] | No Connection | | | | 23 | | | NC | No Connection | | | | 24 | | | NC | No Connection | | | | 25 | | | NC | Optional External Clock Input (EXTCLK) | | | | 26 | I <sub>OH</sub> | I | P1[4] | | | | | 27 | I <sub>OH</sub> | I | P1[6] | Active High External Reset with Internal Pull Down | | | | 28 | Input | | XRES | | | | | 29 | I/O I | | P3[0] | | | | | 30 | I/O I | | P3[2] | | | | | 31 | I/O | I | P2[0] | | | | | 32 | I/O I | | P2[2] | | | | | 33 | I/O I | | P2[4] | | | | | 34 | I/O | I | P2[6] | | | | | 35 | I/O | I | P0[0] | | | | | 36 | I/O | I | P0[2] | | | | | 37 | | | NC | No Connection | | | | 38 | | | NC | No Connection | | | | 39 | | | NC | No Connection | | | | 40 | I/O | I | P0[6] | Analog Bypass | | | | 41 | Power | • | Vdd | Supply Voltage | | | | 42 | | | OCDO | OCD Odd Data Output | | | | 43 | | | OCDE | OCD Even Data I/O | | | | 44 | I/O I | | P0[7] | | | | | 45 | I/O | I | P0[5] | | | | | 46 | I/O | I | P0[3] | Integrating Input | | | | 47 | Power | | Vss | Ground Connection | | | | 48 | | | NC | No Connection | | | | CP | Power | | Vss | Center Pad is connected to Ground | | | | | - lt O - Ott | | I = F == A I limb Outered | | | | A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive. Figure 3. CY8C20234 16-Pin PSoC Device Table 3. Pin Definitions - CY8C20234 16-Pin (QFN no e-pad) | Pin No. | Туре | | Name | Description | | | |------------|-----------------|--------|-------|-----------------------------------------------------|--|--| | 1 111 140. | Digital | Analog | Name | Description | | | | 1 | I/O | 1 | P2[5] | | | | | 2 | I/O | 1 | P2[1] | | | | | 3 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | 4 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | 5 | I <sub>OH</sub> | 1 | P1[3] | SPI CLK | | | | 6 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | 7 | Power | • | Vss | Ground Connection | | | | 8 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | | | 9 | I <sub>OH</sub> | 1 | P1[2] | | | | | 10 | I <sub>OH</sub> | 1 | P1[4] | Optional External Clock Input (EXTCLK) | | | | 11 | Input | • | XRES | Active High External Reset with Internal Pull Down | | | | 12 | I/O | 1 | P0[4] | | | | | 13 | Power | • | Vdd | Supply Voltage | | | | 14 | I/O | 1 | P0[7] | | | | | 15 | I/O | 1 | P0[3] | Integrating Input | | | | 16 | I/O | I | P0[1] | | | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### Note Document Number: 001-05356 Rev. \*K <sup>1.</sup> These are the ISSP pins, that are not High Z at POR (Power On Reset). See the PSoC Programmable System-on-Chip Technical Reference Manual for details. Figure 4. CY8C20334 24-Pin PSoC Device Table 4. Pin Definitions - CY8C20334 24-Pin (QFN) [2] | Pin No. | Туре | | Name | Description | | | |---------|-----------------|--------|-------|-----------------------------------------------------|--|--| | PIN NO. | Digital | Analog | Name | Description | | | | 1 | I/O | I | P2[5] | | | | | 2 | I/O | I | P2[3] | | | | | 3 | I/O | I | P2[1] | | | | | 4 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | 5 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | 6 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | | | 7 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | 8 | | | NC | No Connection | | | | 9 | Power | | Vss | Ground Connection | | | | 10 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | | | 11 | I <sub>OH</sub> | I | P1[2] | | | | | 12 | I <sub>OH</sub> | I | P1[4] | Optional External Clock Input (EXTCLK) | | | | 13 | I <sub>OH</sub> | I | P1[6] | | | | | 14 | Input | 1 | XRES | Active High External Reset with Internal Pull Down | | | | 15 | I/O | I | P2[0] | | | | | 16 | I/O | I | P0[0] | | | | | 17 | I/O | I | P0[2] | | | | | 18 | I/O | I | P0[4] | | | | | 19 | I/O | I | P0[6] | Analog Bypass | | | | 20 | Power | • | Vdd | Supply Voltage | | | | 21 | I/O | I | P0[7] | | | | | 22 | I/O | I | P0[5] | | | | | 23 | I/O | I | P0[3] | Integrating Input | | | | 24 | I/O | I | P0[1] | | | | | CP | Power | | Vss | Center Pad is connected to Ground | | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### Note Document Number: 001-05356 Rev. \*K Page 11 of 37 <sup>2.</sup> The center pad on the QFN package is connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal. Figure 5. CY8C20434 32-Pin PSoC Device Table 5. Pin Definitions - CY8C20434 32-Pin (QFN) $^{[2]}$ | Din No | Pin No. | | Name | Deparintion | |----------|-----------------|--------|-------|-----------------------------------------------------| | PIII NO. | Digital | Analog | Name | Description | | 1 | I/O | I | P0[1] | | | 2 | I/O | I | P2[7] | | | 3 | I/O | I | P2[5] | | | 4 | I/O | 1 | P2[3] | | | 5 | I/O | I | P2[1] | | | 6 | I/O | I | P3[3] | | | 7 | I/O | 1 | P3[1] | | | 8 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 9 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 10 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | 11 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | 12 | Power | • | Vss | Ground Connection | | 13 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | 14 | I <sub>OH</sub> | I | P1[2] | | | 15 | I <sub>OH</sub> | I | P1[4] | Optional External Clock Input (EXTCLK) | | 16 | I <sub>OH</sub> | I | P1[6] | | | 17 | Input | | XRES | Active High External Reset With Internal Pull Down | | 18 | I/O | I | P3[0] | | | 19 | I/O | 1 | P3[2] | | | 20 | I/O | 1 | P2[0] | | | 21 | I/O | 1 | P2[2] | | | 22 | I/O | 1 | P2[4] | | Document Number: 001-05356 Rev. \*K Page 12 of 37 Table 5. Pin Definitions - CY8C20434 32-Pin (QFN) [2] (continued) | Pin No. | Ty | /ре | Name | Description | | |----------|---------|------------|---------|-----------------------------------|--| | FIII NO. | Digital | Analog | Ivaille | Description | | | 23 | I/O | I | P2[6] | | | | 24 | I/O | I | P0[0] | | | | 25 | I/O | I | P0[2] | | | | 26 | I/O | I | P0[4] | | | | 27 | I/O | I | P0[6] | Analog Bypass | | | 28 | Power | wer Vdd Su | | Supply Voltage | | | 29 | I/O | I | P0[7] | | | | 30 | I/O | I | P0[5] | | | | 31 | I/O | I | P0[3] | Integrating Input | | | 32 | Power | • | Vss | Ground Connection | | | СР | Power | | Vss | Center Pad Is Connected to Ground | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive. Page 13 of 37 Figure 6. CY8C20534 28-Pin PSoC Device Table 6. Pin Definitions - CY8C20534 28-Pin (SSOP) | Pin No. | Type | | Name | Description | | | |----------|---------|--------|-------|--------------------------------------------------------------|--|--| | FIII NO. | Digital | Analog | Name | Description | | | | 1 | I/O | I | P0[7] | Analog Column Mux Input | | | | 2 | I/O | I | P0[5] | Analog Column Mux Input and Column Output | | | | 3 | I/O | I | P0[3] | Analog Column Mux Input and Column Output, Integrating Input | | | | 4 | I/O | I | P0[1] | Analog Column Mux Input, Integrating Input | | | | 5 | I/O | I | P2[7] | | | | | 6 | I/O | I | P2[5] | | | | | 7 | I/O | I | P2[3] | Direct Switched Capacitor Block Input | | | | 8 | I/O | I | P2[1] | Direct Switched Capacitor Block Input | | | | 9 | Power | • | Vss | Ground Connection | | | | 10 | I/O | I | P1[7] | I2C Serial Clock (SCL) | | | | 11 | I/O | I | P1[5] | I2C Serial Data (SDA) | | | | 12 | I/O | I | P1[3] | | | | | 13 | I/O | I | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK <sup>[1]</sup> | | | | 14 | Power | | Vss | Ground Connection | | | | 15 | I/O | I | P1[0] | I2C Serial Data (SDA), ISSP-SDATA <sup>[1]</sup> | | | | 16 | I/O | I | P1[2] | | | | | 17 | I/O | I | P1[4] | Optional External Clock Input (EXTCLK) | | | | 18 | I/O | I | P1[6] | | | | | 19 | Input | • | XRES | Active High External Reset with Internal Pull Down | | | | 20 | I/O | I | P2[0] | Direct Switched Capacitor Block Input | | | | 21 | I/O | I | P2[2] | Direct Switched Capacitor Block Input | | | | 22 | I/O | I | P2[4] | | | | | 23 | I/O | I | P2[6] | | | | | 24 | I/O | I | P0[0] | Analog Column Mux Input | | | | 25 | I/O | I | P0[2] | Analog Column Mux Input | | | | 26 | I/O | I | P0[4] | Analog Column Mux Input | | | | 27 | I/O | I | P0[6] | Analog Column Mux Input | | | | 28 | Power | | Vdd | Supply Voltage | | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive. Document Number: 001-05356 Rev. \*K ## **30-Ball Part Pinout** Figure 7. CY8C20634 30-Ball PSoC Device Table 7. 30-Ball Part Pinout (WLCSP) | Pin No. | Type | | Name | Description | | | |----------|-----------------|--------|-------|-----------------------------------------------------|--|--| | FIII NO. | Digital | Analog | Name | Description | | | | A1 | Power | | Vdd | Supply Voltage | | | | A2 | I/O | I | P0[6] | Analog Bypass | | | | A3 | I/O | I | P0[4] | | | | | A4 | I/O | I | P0[3] | Integrating Input | | | | A5 | I/O | I | P2[7] | | | | | B1 | I/O | I | P0[2] | | | | | B2 | I/O | I | P0[0] | | | | | B3 | I/O | Į | P2[6] | | | | | B4 | I/O | I | P0[5] | | | | | B5 | I/O | I | P0[1] | | | | | C1 | I/O | I | P2[4] | | | | | C2 | I/O | I | P2[2] | | | | | C3 | I/O | I | P3[1] | | | | | C4 | I/O | I | P0[7] | | | | | C5 | I/O | Į | P2[1] | | | | | D1 | I/O | I | P2[0] | | | | | D2 | 1/0 | I | P3[0] | | | | | D3 | I/O | Į | P3[2] | | | | | D4 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | D5 | I/O | Į | P2[3] | | | | | E1 | Input | _ | XRES | Active High External Reset with Internal Pull Down | | | | E2 | I <sub>OH</sub> | I | P1[6] | | | | | E3 | I <sub>OH</sub> | Į | P1[4] | Optional External Clock Input (EXTCLK) | | | | E4 | I <sub>OH</sub> | Į | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | E5 | I/O | I | P2[5] | | | | | F1 | Power | | Vss | Ground Connection | | | | F2 | I <sub>OH</sub> | I | P1[2] | | | | | F3 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | | | F4 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | | | F5 | I <sub>OH</sub> | ı | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive. Document Number: 001-05356 Rev. \*K Page 15 of 37 ## **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C20234, CY8C20334, CY8C20434, CY8C20534, and CY8C20634 PSoC devices. For the latest electrical specifications, check the most recent data sheet by visiting the web at <a href="http://www.cypress.com">http://www.cypress.com</a>. Specifications are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C and T<sub>J</sub> $\leq$ 100°C as specified, except where mentioned. Refer to Table 17 on page 22 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode. Figure 8. Voltage versus CPU Frequency and IMO Frequency Trim Options Table 8 lists the units of measure that are used in this section. Table 8. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | οС | degree Celsius | μW | microwatts | | dB | decibels | mA | milliampere | | fF | femto farad | ms | millisecond | | Hz | hertz | mV | millivolts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | pA | picoampere | | MΩ | megaohm | pF | picofarad | | μΑ | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μΗ | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | σ | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | Document Number: 001-05356 Rev. \*K Page 16 of 37 ## **Absolute Maximum Ratings** Table 9. Absolute Maximum Ratings | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|----------------------------------------|----------------------|-----|----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | 25 | +100 | °C | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrades reliability. | | T <sub>BAKETEMP</sub> | Bake Temperature | - | 125 | See package<br>label | °C | | | T <sub>BAKETIME</sub> | Bake Time | See package<br>label | - | 72 | Hours | | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | _ | +85 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | _ | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | _ | Vdd + 0.5 | V | | | $V_{IOZ}$ | DC Voltage Applied to Tri-state | Vss - 0.5 | _ | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | ESD | Electro Static Discharge Voltage | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch up Current | _ | _ | 200 | mA | | ## **Operating Temperature** ## **Table 10. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature | -40 | - | +85 | °C | | | Тл | Junction Temperature | -40 | - | +100 | | The temperature rise from ambient to junction is package specific. See Table 15 on page 21. The user must limit the power consumption to comply with this requirement. | Document Number: 001-05356 Rev. \*K Page 17 of 37 ## **DC Electrical Characteristics** ### DC Chip Level Specifications Table 11 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , 3.0V to 3.6V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 2.4V to 3.0V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 11. DC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|------------------------------------------------------------------------| | Vdd | Supply Voltage | 2.40 | _ | 5.25 | V | See Table 15 on page 21. | | I <sub>DD12</sub> | Supply Current, IMO = 12 MHz | _ | 1.5 | 2.5 | mA | Conditions are Vdd = 3.0V,<br>$T_A = 25^{\circ}C$ , CPU = 12 MHz. | | I <sub>DD6</sub> | Supply Current, IMO = 6 MHz | _ | 1 | 1.5 | mA | Conditions are Vdd = 3.0V,<br>T <sub>A</sub> = 25°C, CPU = 6 MHz | | I <sub>SB27</sub> | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, WDT, and Internal Slow Oscillator<br>Active. Mid Temperature Range. | _ | 2.6 | 4. | μА | Vdd = 2.55V, $0^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ $40^{\circ}$ C | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and Internal Slow Oscillator Active. | _ | 2.8 | 5 | μА | Vdd = 3.3V, $-40^{\circ}$ C $\leq T_{A} \leq 85^{\circ}$ C | ## **DC General Purpose I/O Specifications** Unless otherwise noted, Table 12 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le TA \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le TA \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at $25^{\circ}C$ . These are for design guidance only. Table 12. 5V and 3.3V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------------------------------------|-----------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH1</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins | Vdd - 0.2 | - | _ | V | $I_{OH} \le 10$ μA, Vdd $\ge 3.0$ V, maximum of 20 mA source current in all I/Os. | | V <sub>OH2</sub> | High Output Voltage<br>Port 0, 2, or 3 Pins | Vdd - 0.9 | - | _ | V | $I_{OH}$ = 1 mA, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all I/Os. | | V <sub>OH3</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator Disabled | Vdd - 0.2 | - | _ | V | $I_{OH}$ < 10 μA, Vdd $\geq$ 3.0V, maximum of 10 mA source current in all I/Os. | | V <sub>OH4</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator Disabled | Vdd - 0.9 | - | - | V | $I_{OH}$ = 5 mA, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all I/Os. | | V <sub>OH5</sub> | High Output Voltage<br>Port 1 Pins with 3.0V LDO Regulator Enabled | 2.7 | 3.0 | 3.3 | V | $I_{OH}$ < 10 μA, Vdd $\geq$ 3.1V, maximum of 4 I/Os all sourcing 5 mA. | | V <sub>OH6</sub> | High Output Voltage<br>Port 1 Pins with 3.0V LDO Regulator Enabled | 2.2 | - | - | V | $I_{OH}$ = 5 mA, Vdd $\geq$ 3.1V, maximum of 20 mA source current in all I/Os. | | V <sub>OH7</sub> | High Output Voltage<br>Port 1 Pins with 2.4V LDO Regulator Enabled | 2.1 | 2.4 | 2.7 | V | $I_{OH}$ < 10 μA, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all I/Os. | | V <sub>OH8</sub> | High Output Voltage<br>Port 1 Pins with 2.4V LDO Regulator Enabled | 2.0 | - | - | V | $I_{OH}$ < 200 $\mu$ A, Vdd $\geq$ 3.0V, maximum of 20 mA source current in all I/Os. | | V <sub>OH9</sub> | High Output Voltage<br>Port 1 Pins with 1.8V LDO Regulator Enabled | 1.6 | 1.8 | 2.0 | V | $I_{OH}$ < 10 $\mu A$ $3.0V \le Vdd \le 3.6V$ $0^{o}C \le TA \le 85^{o}C$ Maximum of 20 mA source current in all I/Os. | | V <sub>OH10</sub> | High Output Voltage<br>Port 1 Pins with 1.8V LDO Regulator Enabled | 1.5 | - | - | V | $I_{OH}$ < 100 μA.<br>3.0V $\leq$ Vdd $\leq$ 3.6V.<br>0°C $\leq$ TA $\leq$ 85°C.<br>Maximum of 20 mA source current in all I/Os. | Document Number: 001-05356 Rev. \*K Page 18 of 37 Table 12. 5V and 3.3V DC GPIO Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-------------------------------------------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OL</sub> | Low Output Voltage | I | - | 0.75 | V | I <sub>OL</sub> = 20 mA, Vdd > 3.0V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]). | | I <sub>OH</sub> | High Level Source Current | I | _ | 20 | mA | $V_{OH}$ = Vdd - 0.9. See the limitations of the total current in the Notes for $V_{OH}$ . | | I <sub>OH2</sub> | High Level Source Current Port 0, 2, or 3 Pins | 1 | _ | _ | mA | $V_{OH}$ = Vdd - 0.9, for the limitations of<br>the total current and $I_{OH}$ at other<br>$V_{OH}$ levels, see the Notes for $V_{OH}$ . | | I <sub>OH4</sub> | High Level Source Current Port 1 Pins with LDO Regulator Disabled | 5 | _ | _ | mA | $V_{OH}$ = Vdd - 0.9, for the limitations of<br>the total current and $I_{OH}$ at other<br>$V_{OH}$ levels, see the Notes for $V_{OH}$ . | | I <sub>OL</sub> | Low Level Sink Current | 20 | _ | _ | mA | $V_{OL}$ = 0.75V, see the limitations of the total current in the Notes for $V_{OL}$ | | V <sub>IL</sub> | Input Low Voltage | - | _ | 0.8 | V | $3.6V \le Vdd \le 5.25V$ | | V <sub>IH</sub> | Input High Voltage | 2.0 | _ | | V | $3.6V \le Vdd \le 5.25V$ | | V <sub>H</sub> | Input Hysteresis Voltage | - | 140 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | 0.5 | 1.7 | 5 | pF | Package and pin dependent<br>Temperature = 25°C | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | 0.5 | 1.7 | 5 | pF | Package and pin dependent<br>Temperature = 25°C | Page 19 of 37 Table 13. 2.7V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------------------------------------------------------|-----------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH1</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd - 0.2 | _ | - | V | I <sub>OH</sub> < 10 μA, maximum of 10 mA source current in all I/Os. | | V <sub>OH2</sub> | High Output Voltage Port 1 Pins with LDO Regulator Disabled | Vdd - 0.5 | _ | _ | V | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os. | | V <sub>OL</sub> | Low Output Voltage | _ | - | 0.75 | V | I <sub>OL</sub> = 10 mA, maximum of 30 mA<br>sink current on even port pins (for<br>example, P0[2] and P1[4]) and 30<br>mA sink current on odd port pins (for<br>example, P0[3] and P1[5]). | | I <sub>OH2</sub> | High Level Source Current Port 1 Pins with LDO Regulator Disabled | 2 | - | _ | mA | $V_{OH}$ = Vdd - 0.5, for the limitations of<br>the total current and $I_{OH}$ at other<br>$V_{OH}$ levels see the notes for $V_{OH}$ . | | I <sub>OL</sub> | Low Level Sink Current | 10 | - | - | mA | $V_{OH}$ = .75V, see the limitations of the total current in the note for $V_{OL}$ | | V <sub>OLP1</sub> | Low Output Voltage Port 1 Pins | - | _ | 0.4 | V | $I_{OL}$ =5 mA Maximum of 50 mA sink current on even port pins (for example, P0[2] and P3[4]) and 50 mA sink current on odd port pins (for example, P0[3] and P2[5]). 2.4V $\leq$ Vdd $<$ 3.6V | | $V_{IL}$ | Input Low Voltage | _ | _ | 0.75 | V | $2.4V \leq Vdd < 3.6V$ | | $V_{IH1}$ | Input High Voltage | 1.4 | _ | _ | V | $2.4V \leq Vdd < 2.7V$ | | $V_{IH2}$ | Input High Voltage | 1.6 | _ | _ | V | $2.7V \leq Vdd < 3.6V$ | | $V_{H}$ | Input Hysteresis Voltage | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | | 1 | - | nA | Gross tested to 1 μA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | 0.5 | 1.7 | 5 | pF | Package and pin dependent<br>Temperature = 25°C | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | 0.5 | 1.7 | 5 | pF | Package and pin dependent<br>Temperature = 25°C | ## DC Analog Mux Bus Specifications Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , 3.0V to 3.6V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , or 2.4V to 3.0V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 14. DC Analog Mux Bus Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|----------------------------------------|-----|-----|-----|-------|-------------------------| | R <sub>SW</sub> | Switch Resistance to Common Analog Bus | _ | _ | 400 | Ω | Vdd ≥ 2.7V | | | | | | 800 | Ω | $2.4V \le Vdd \le 2.7V$ | Document Number: 001-05356 Rev. \*K Page 20 of 37 ## DC POR and LVD Specifications Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , 3.0V to 3.6V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , or 2.4V to 3.0V and $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 15. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-------------------------|------|------|---------------------|-------|--------------------------------------| | | Vdd Value for PPOR Trip | | | | | Vdd is greater than or equal to 2.5V | | $V_{PPOR0}$ | PORLEV[1:0] = 00b | _ | 2.36 | 2.40 | V | during startup, reset from the XRES | | V <sub>PPOR1</sub> | PORLEV[1:0] = 01b | _ | 2.60 | 2.65 | V | pin, or reset from Watchdog. | | $V_{PPOR2}$ | PORLEV[1:0] = 10b | _ | 2.82 | 2.95 | V | | | | Vdd Value for LVD Trip | | | | | | | $V_{LVD0}$ | VM[2:0] = 000b | 2.39 | 2.45 | 2.51 <sup>[3]</sup> | V | | | V <sub>LVD1</sub> | VM[2:0] = 001b | 2.54 | 2.71 | 2.78 <sup>[4]</sup> | V | | | V <sub>LVD2</sub> | VM[2:0] = 010b | 2.75 | 2.92 | 2.99 <sup>[5]</sup> | V | | | V <sub>LVD3</sub> | VM[2:0] = 011b | 2.85 | 3.02 | 3.09 | V | | | V <sub>LVD4</sub> | VM[2:0] = 100b | 2.96 | 3.13 | 3.20 | V | | | V <sub>LVD5</sub> | VM[2:0] = 101b | _ | _ | _ | V | | | V <sub>LVD6</sub> | VM[2:0] = 110b | _ | _ | _ | V | | | V <sub>LVD7</sub> | VM[2:0] = 111b | 4.52 | 4.73 | 4.83 | V | | ### DC Programming Specifications Table 16 lists the guaranteed minimum and maximum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le TA \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le TA \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le TA \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. Flash Endurance and Retention specifications with the use of the EEPROM User Module are valid only within the range: $25^{\circ}C$ +/-20C during the Flash Write operation. Reference the EEPROM User Module data sheet instructions for EEPROM Flash Write requirements outside of the $25^{\circ}C$ +/-20°C temperature window. Table 16. DC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------------------|-----|------------|-----------|--------------------------------------| | Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations | 2.70 | _ | _ | V | | | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 5 | 25 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | _ | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.2 | _ | - | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | - | _ | 0.2 | mA | Driving internal pull down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | - | _ | 1.5 | mA | Driving internal pull down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | - | _ | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd -1.0 | _ | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | 50,000 <sup>[7]</sup> | _ | _ | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>[6]</sup> | 1,800,000 | _ | - | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | - | _ | Year<br>s | | #### Notes - 3. Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 00) for falling supply. - 4. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 01) for falling supply. - 5. Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 10) for falling supply. - A maximum of 36 x 50,000 block endurance cycles is allowed. This is balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50.000 cycles). - The 50,000 cycle flash endurance per block will only be guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4V to 3.0V, 3.0V to 3.6V and 4.75V to 5.25V. Document Number: 001-05356 Rev. \*K Page 21 of 37 ## **AC Electrical Characteristics** AC Chip Level Specifications Table 17, Table 18, and Table 19 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 17. 5V and 3.3V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------------|---------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>CPU1</sub> | CPU Frequency (3.3V Nominal) | 0.75 | _ | 12.6 | MHz | 12 MHz only for SLIMO Mode = 0 | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | F <sub>32K_U</sub> | Internal Low Speed Oscillator (ILO) Untrimmed Frequency | 5 | _ | _ | kHz | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on this timing. | | F <sub>IMO12</sub> | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>[8]</sup> | 11.4 | 12 | 12.6 | MHz | Trimmed for 3.3V operation using factory trim values. See Figure 8 on page 16, SLIMO Mode = 0. | | F <sub>IMO6</sub> | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature) | 5.5 | 6.0 | 6.5 | MHz | Trimmed for 3.3V operation using factory trim values. See Figure 8 on page 16, SLIMO Mode = 1. | | DC <sub>IMO</sub> | Duty Cycle of IMO | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | Internal Low Speed Oscillator Duty Cycle | 20 | 50 | 80 | % | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | _ | _ | μS | | | T <sub>POWERUP</sub> | Time from end of POR to CPU executing code | - | 16 | 100 | ms | Power up from 0V. See the System<br>Resets section of the PSoC Technical<br>Reference Manual. | | SR <sub>POWER</sub> _<br>UP | Power Supply Slew Rate | _ | _ | 250 | V/ms | When Vdd remains in the range from 1.71V to 1.9V for more than 50 µsec, the slew rate when moving from the 1.71V to 1.9V range to greater than 2V must be slower than 1V/500 µsec to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR <sub>POWER_UP</sub> parameter. | Table 18. 2.7V AC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal) | 0.75 | _ | 3.25 | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 8 | 32 | 96 | kHz | | | F <sub>32K_U</sub> | Internal Low Speed Oscillator (ILO) Untrimmed Frequency | 5 | - | _ | kHz | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on this timing. | | F <sub>IMO12</sub> | Internal Main Oscillator Stability for 12 MHz (Commercial Temperature) <sup>[8]</sup> | 11.0 | 12 | 12.9 | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8 on page 16, SLIMO Mode = 0. | | F <sub>IMO6</sub> | Internal Main Oscillator Stability for 6 MHz (Commercial Temperature) | 5.5 | 6.0 | 6.5 | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8 on page 16, SLIMO Mode = 1. | | DC <sub>IMO</sub> | Duty Cycle of IMO | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | Internal Low Speed Oscillator Duty Cycle | 20 | 50 | 80 | % | | Note 8. 0 to 70 °C ambient, Vdd = 3.3 V. Document Number: 001-05356 Rev. \*K [+] Feedback Table 18. 2.7V AC Chip Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------------|--------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>XRST</sub> | External Reset Pulse Width | 10 | _ | _ | μS | | | T <sub>POWERUP</sub> | Time from end of POR to CPU executing code | - | 16 | 100 | ms | Power up from 0V. See the System<br>Resets section of the PSoC Technical<br>Reference Manual. | | SR <sub>POWER</sub> _<br>UP | Power Supply Slew Rate | - | - | 250 | V/ms | When Vdd remains in the range from 1.71V to 1.9V for more than 50 µsec, the slew rate when moving from the 1.71V to 1.9V range to greater than 2V must be slower than 1V/500 µsec to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR <sub>POWER_UP</sub> parameter. | ### AC General Purpose I/O Specifications Table 19 and Table 20 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 19. 5V and 3.3V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 6 | MHz | Normal Strong Mode, Port 1. | | TRise023 | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0, 2, 3 | 15 | _ | 80 | ns | Vdd = 3.0 to 3.6V and 4.75V to 5.25V, 10% - 90% | | TRise1 | Rise Time, Strong Mode, Cload = 50 pF<br>Port 1 | 10 | _ | 50 | ns | Vdd = 3.0 to 3.6V, 10% - 90% | | TFall | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports | 10 | _ | 50 | ns | Vdd = 3.0 to 3.6V and 4.75V to 5.25V, 10% - 90% | Table 20. 2.7V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------------------------|-----|-----|-----|-------|------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 1.5 | MHz | Normal Strong Mode, Port 1. | | TRise023 | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0, 2, 3 | 15 | _ | 100 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TRise1 | Rise Time, Strong Mode, Cload = 50 pF<br>Port 1 | 10 | _ | 70 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TFall | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports | 10 | _ | 70 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | Figure 9. GPIO Timing Diagram Document Number: 001-05356 Rev. \*K Page 23 of 37 ### AC Comparator Amplifier Specifications Table 21 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. #### Table 21. AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|------------|-------|-----------------------------------| | T <sub>COMP</sub> | Comparator Response Time, 50 mV<br>Overdrive | | | 100<br>200 | _ | Vdd ≥ 3.0V.<br>2.4V < Vcc < 3.0V. | ### AC External Clock Specifications Table 22, Table 23, Table 24, and Table 25 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. #### Table 22. 5V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.750 | _ | 12.6 | MHz | | | _ | High Period | 38 | _ | 5300 | ns | | | - | Low Period | 38 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | ## Table 23. 3.3V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------|-------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 | 0.750 | - | 12.6 | MHz | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | _ | High Period with CPU Clock divide by 1 | 41.7 | _ | 5300 | ns | | | _ | Low Period with CPU Clock divide by 1 | 41.7 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | Document Number: 001-05356 Rev. \*K Page 24 of 37 ## Table 24. 2.7V (Nominal) AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 | 0.750 | - | 3.08 | MHz | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.15 | - | 6.35 | MHz | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider is set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High Period with CPU Clock divide by 1 | 160 | _ | 5300 | ns | | | _ | Low Period with CPU Clock divide by 1 | 160 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | ## Table 25. 2.7V (Minimum) AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 | 0.750 | - | 6.3 | MHz | Maximum CPU frequency is 6 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.15 | - | 12.6 | MHz | If the frequency of the external clock is greater than 6 MHz, the CPU clock divider is set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | - | High Period with CPU Clock divide by 1 | 160 | - | 5300 | ns | | | _ | Low Period with CPU Clock divide by 1 | 160 | _ | - | ns | | | - | Power Up IMO to Switch | 150 | _ | _ | μS | | Document Number: 001-05356 Rev. \*K Page 25 of 37 ## AC Programming Specifications Table 26 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40^{\circ}\text{C} \leq T_{\text{A}} \leq 85^{\circ}\text{C}$ respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at $25^{\circ}\text{C}$ . These are for design guidance only. **Table 26. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|--------------------------------------------|-----|-----|-----|-------|------------------------------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 10 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 40 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | 3.6 < Vdd | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | $3.0 \le Vdd \le 3.6$ | | T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 70 | ns | $2.4 \le Vdd \le 3.0$ | | T <sub>ERASEALL</sub> | Flash Erase Time (Bulk) | - | 20 | _ | ms | Erase all blocks and protection fields at once | | T <sub>PROGRAM_HOT</sub> | Flash Block Erase + Flash Block Write Time | | _ | 100 | ms | 0°C <= Tj <= 100°C | | T <sub>PROGRAM_COLD</sub> | Flash Block Erase + Flash Block Write Time | _ | _ | 200 | ms | -40°C <= Tj <= 0°C | ## AC I<sup>2</sup>C Specifications Table 27 and Table 28 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 27. AC Characteristics of the $I^2C$ SDA and SCL Pins for Vdd $\geq 3.0V$ | Cumbal | Description | Standa | rd Mode | Fast | Mode | Units | |-------------------------------------|---------------------------------------------------------------------------------------------------|--------|---------|--------------------|------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCL</sub> I <sup>2</sup> C | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTA</sub> I <sup>2</sup> C | Hold Time (repeated) START Condition.<br>After this period, the first clock pulse is<br>generated | 4.0 | _ | 0.6 | _ | μS | | T <sub>LOW</sub> I <sup>2</sup> C | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | _ | μS | | T <sub>HIGH</sub> I <sup>2</sup> C | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | - | μS | | T <sub>SUSTA</sub> I <sup>2</sup> C | Setup Time for a Repeated START Condition | | _ | 0.6 | _ | μ\$ | | T <sub>HDDAT</sub> I <sup>2</sup> C | Data Hold Time | 0 | _ | 0 | - | μS | | T <sub>SUDAT</sub> I <sup>2</sup> C | Data Setup Time | 250 | _ | 100 <sup>[9]</sup> | - | ns | | T <sub>SUSTO</sub> I <sup>2</sup> C | Setup Time for STOP Condition | 4.0 | _ | 0.6 | - | μS | | T <sub>BUF</sub> I <sup>2</sup> C | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μS | | T <sub>SP</sub> I <sup>2</sup> C | Pulse Width of spikes are suppressed by the input filter | _ | _ | 0 | 50 | ns | #### Note Document Number: 001-05356 Rev. \*K Page 26 of 37 <sup>9.</sup> A Fast Mode I<sup>2</sup>C bus device is used in a Standard Mode I<sup>2</sup>C bus system but the requirement tSU; DAT Š 250 ns is met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line trmax + tSU; DAT = 1000 + 250 = 1250 ns (according to the Standard Mode I<sup>2</sup>C bus specification) before the SCL line is released. Table 28. 2.7V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode not Supported) | Symbol | Description | Standa | rd Mode | Fast | Mode | Units | |-------------------------------------|----------------------------------------------------------------------------------------------------|--------|---------|------|------|--------| | Syllibol | Description | Min | Max | Min | Max | Ullits | | F <sub>SCL</sub> I <sup>2</sup> C | SCL Clock Frequency. | 0 | 100 | _ | _ | kHz | | T <sub>HDSTA</sub> I <sup>2</sup> C | Hold Time (repeated) START Condition.<br>After this period, the first clock pulse is<br>generated. | 4.0 | _ | _ | _ | μS | | T <sub>LOW</sub> I <sup>2</sup> C | LOW Period of the SCL Clock. | 4.7 | _ | - | _ | μS | | T <sub>HIGH</sub> I <sup>2</sup> C | HIGH Period of the SCL Clock | 4.0 | _ | _ | _ | μS | | T <sub>SUSTA</sub> I <sup>2</sup> C | Setup Time for a Repeated START Condition. | 4.7 | - | _ | _ | μS | | T <sub>HDDAT</sub> I <sup>2</sup> C | Data Hold Time. | 0 | _ | _ | _ | μS | | T <sub>SUDAT</sub> I <sup>2</sup> C | Data Setup Time. | 250 | _ | - | _ | ns | | T <sub>SUSTO</sub> I <sup>2</sup> C | Setup Time for STOP Condition. | 4.0 | _ | - | - | μS | | T <sub>BUF</sub> I <sup>2</sup> C | Bus Free Time Between a STOP and START Condition. | 4.7 | _ | - | _ | μS | | T <sub>SP</sub> I <sup>2</sup> C | Pulse Width of spikes are suppressed by the input filter. | _ | _ | I | _ | ns | Figure 10. Definition for Timing for Fast/Standard Mode on the I2C Bus ## Table 29. SPI Master AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|-------------------------|------------|-----|-----|-----|-------| | F <sub>SCLK</sub> | SCLK clock frequency | | | | 12 | MHz | | DC | SCLK duty cycle | | | 50 | | % | | T <sub>SETUP</sub> | MISO to SCLK setup time | | 40 | | | ns | | T <sub>HOLD</sub> | SCLK to MISO hold time | | 40 | | | ns | | T <sub>OUT_VAL</sub> | SCLK to MOSI valid time | | | | 40 | ns | | T <sub>OUT_HIGH</sub> | MOSI high time | | 40 | | | ns | ## Table 30. SPI Slave AC Specifications | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------|------------|--------|-----|-----|-------| | T <sub>SCLK</sub> | SCLK clock frequency | | | | 12 | MHz | | T <sub>LOW</sub> | SCLK low time | | 41.67 | | | ns | | T <sub>HIGH</sub> | SCLK high time | | 41.67 | | | ns | | T <sub>SETUP</sub> | MOSI to SCLK setup time | | 30 | | | ns | | T <sub>HOLD</sub> | SCLK to MOSI hold time | | 50 | | | ns | | T <sub>SS_MISO</sub> | SS high to MISO valid | | | | 153 | ns | | T <sub>SCLK_MISO</sub> | SCLK to MISO valid | | | | 125 | ns | | T <sub>SS_HIGH</sub> | SS high time | | | | 50 | ns | | T <sub>SS_CLK</sub> | Time from SS low to first SCLK | | 2/SCLK | | | ns | | T <sub>CLK_SS</sub> | Time from last SCLK to SS high | | 2/SCLK | | | ns | Document Number: 001-05356 Rev. \*K Page 28 of 37 ## **Packaging Dimensions** This section illustrates the packaging specifications for the CY8C20234, CY8C20334, CY8C20434, CY8C20534, and CY8C20634 PSoC devices along with the thermal impedances for each package. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>. SIDE VIEW TOP VIEW BOTTOM VIEW △ 0.08 C 1.00 MAX. 6.90 0.05 MAX. 7.10 0.80 MAX. 0.23±0.05 - 0.20 REF 6.80 PIN1 ID 0.80 DIA SOLDERABLE 7.10 6.70 5.45 5.55 ÊXPÔSÊÔ **PĂĎ** 0.30-0.45 0.42±0.18 0.50 C-SEATING PLANE 5.55 NOTES: Figure 11. 48-Pin (7 x 7 x 1.0 mm) QFN - 1. ATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.13g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART # | DESCRIPTION | |--------|-------------| | LF48A | STANDARD | | LY48A | LEAD FREE | 001-12919 \*B Figure 12. 16-Pin QFN No E-Pad 3 x 3 x 0.6 mm Package Outline (Sawn) | PART NO. | DESCRIPTION | |----------|-------------| | LG16A | LEAD-FREE | | LD16A | STANDARD | ## NOTES: - 1. JEDEC # MO-220 - 2. Package Weight: 0.014g - 3. DIMENSIONS IN MM, MIN MAX 001-09116 \*E Figure 13. 24-Pin (4 x 4 x 0.55 mm) Sawn QFN - 1, HATCH IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC # MO-248 - 3. UNIT PACKAGE WEIGHT: 0.024 groms - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-13937 \*C Figure 14. 32-Pin QFN 5 x 5 x 0.55 mm (Sawn) - 2. BASED ON REF JEDEC # MO-248 - 3. PACKAGE WEIGHT: 0.0388g - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-48913 \*B Document Number: 001-05356 Rev. \*K Figure 16. 30-Ball (1.85 x 2.31 x 0.40 mm) WLCSP \* ALL DIMENSION ARE IN MILLIMETER Package weight: TBD 001-44613 \*A Jedec Publication 95 **Important Note** For information on the preferred dimensions for mounting the QFN packages, see the application note "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages" available at <a href="http://www.amkor.com">http://www.amkor.com</a>. It is important to note that pinned vias for thermal conduction are not required for the low power 24, 32, and 48-pin QFN PSoC devices. ## **Thermal Impedances** Table 31 illustrates the minimum solder reflow peak temperature to achieve good solderability. Table 31. Thermal Impedances Per Package | Package | Typical θ <sub>JA</sub> <sup>[10]</sup> | |------------------------|-----------------------------------------| | 16 QFN | 46 °C/W | | 24 QFN <sup>[11]</sup> | 25 °C/W | | 28 SSOP | 96 °C/W | | 30 WLCSP | 54 °C/W | | 32 QFN <sup>[11]</sup> | 27 °C/W | | 48 QFN <sup>[11]</sup> | 28 °C/W | ## Solder Reflow Peak Temperature Table 32 illustrates the minimum solder reflow peak temperature to achieve good solderability. **Table 32. Solder Reflow Peak Temperature** | Package | Min Peak Temperature [12] | Max Peak Temperature | |----------|---------------------------|----------------------| | 16 QFN | 240°C | 260°C | | 24 QFN | 240°C | 260°C | | 28 SSOP | 240°C | 260°C | | 30 WLCSP | 217°C | 220°C | | 32 QFN | 240°C | 260°C | | 48 QFN | 240°C | 260°C | #### Notes 10. $T_J = T_A + Power \times \theta_{JA}$ <sup>11.</sup> To achieve the thermal impedance specified for the QFN package, refer to "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages" available at http://www.cypress.com. <sup>12.</sup> Higher temperatures is required based on the solder melting point. Typical temperatures for solder are 220 ± 5oC with Sn-Pb or 245 ± 5oC with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. ## **Development Tool Selection** #### Software #### PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler. #### PSoC Programmer PSoC Programmer is flexible enough and is used on the bench in development and also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com. ### **Development Kits** All development kits are sold at the Cypress Online Store. ### CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29x66 Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler (Registration Required) - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - 2 CY8C29466-24PXI 28-PDIP Chip Samples ### **Evaluation Tools** All evaluation tools are sold at the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit enables the user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation Board with LCD Module - MiniProg Programming Unit - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable ### CY3214-PSoCEvalUSB The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes: - PSoCEvalUSB Board - LCD Module - MIniProg Programming Unit - Mini USB Cable - PSoC Designer and Example Projects CD - Getting Started Guide - Wire Pack ## CY8C20234, CY8C20334 CY8C20434, CY8C20534, CY8C20634 ### **Device Programmers** All device programmers are purchased from the Cypress Online Store. #### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - 3 Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable ## CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. Note that CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240V Power Supply, Euro-Plug Adapter - USB 2.0 Cable ## **Accessories (Emulation and Programming)** Table 33. Emulation and Programming Accessories | Part Number | Pin<br>Package | Flex-Pod Kit [13] | Foot Kit [14] | Prototyping<br>Module | Adapter [15] | |------------------|----------------|-------------------|-----------------|-----------------------|-----------------| | CY8C20234-12LKXI | 16 QFN | Not Available | CY3250-16QFN-FK | CY3210-20X34 | Not Available | | CY8C20334-12LQXI | 24 QFN | CY3250-20334QFN | CY3250-24QFN-FK | CY3210-20X34 | AS-24-28-01ML-6 | | CY8C20634-12FDXI | 30 WLCSP | Not Av | /ailable | CY3210-20X34 | Not Available | Document Number: 001-05356 Rev. \*K Page 34 of 37 <sup>13.</sup> Dual function Digital I/O Pins also connect to the common analog mux. <sup>14.</sup> This part may be used for in-circuit debugging. It is NOT available for production. <sup>15.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters is available at http://www.emulation.com. ## **Ordering Information** Table 34 lists the CY8C20234, CY8C20334, CY8C20434, CY8C20534, and CY8C20634 PSoC device's key package features and ordering codes. Table 34. PSoC Device Key Features and Ordering Information | Ordering Code | Package | Flash<br>(Bytes) | SRAM<br>(Bytes) | Digital<br>Blocks | CapSense-<br>Blocks | Digital<br>I/O Pins | Analog Inputs | Analog<br>Outputs | XRES<br>Pin | |-------------------|--------------------------------------------------------------|------------------|-----------------|-------------------|---------------------|---------------------|--------------------|-------------------|-------------| | CY8C20000-12LFXI | 48-Pin OCD QFN <sup>[16]</sup> | 8K | 512 | 0 | 1 | 28 | 28 <sup>[13]</sup> | 0 | Yes | | CY8C20234-12LKXI | 16-Pin (3x3 mm 0.60 MAX)<br>Sawn QFN | 8K | 512 | 0 | 1 | 13 | 13 <sup>[13]</sup> | 0 | Yes | | CY8C20234-12LKXIT | 16-Pin (3x3 mm 0.60 MAX)<br>Sawn QFN<br>(Tape and Reel) | 8K | 512 | 0 | 1 | 13 | 13 <sup>[13]</sup> | 0 | Yes | | CY8C20334-12LQXI | 24-Pin (4x4 mm 0.60 MAX)<br>SAWN QFN | 8K | 512 | 0 | 1 | 20 | 20 <sup>[13]</sup> | 0 | Yes | | CY8C20334-12LQXIT | 24-Pin (4x4 mm 0.60 MAX)<br>Sawn QFN<br>(Tape and Reel) | 8K | 512 | 0 | 1 | 20 | 20 <sup>[13]</sup> | 0 | Yes | | CY8C20434-12LQXI | 32-Pin (5x5 mm 0.60 MAX)<br>Thin Sawn QFN | 8K | 512 | 0 | 1 | 28 | 28 | 0 | Yes | | CY8C20434-12LQXIT | 32-Pin (5x5 mm 0.60 MAX)<br>Thin Sawn QFN (Tape and<br>Reel) | 8K | 512 | 0 | 1 | 28 | 28 | 0 | Yes | | CY8C20634-12FDXI | 30-Ball WLCSP | 8K | 512 | 0 | 1 | 27 | 27 | 0 | Yes | | CY8C20634-12FDXIT | 30-Ball WLCSP<br>(Tape and Reel) | 8K | 512 | 0 | 1 | 27 | 27 | 0 | Yes | Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE). Figure 17. Ordering Code Definitions Document Number: 001-05356 Rev. \*K Page 35 of 37 ## **Document History Page** | | | CY8C20234, C<br>er: 001-05356 | Y8C20334, CY | 8C20434, CY8C20534, CY8C20634 PSoC <sup>®</sup> Programmable System-on-Chip | |------|---------|-------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 404571 | HMT | See ECN | New silicon and document (Revision **). | | *A | 418513 | НМТ | See ECN | Updated Electrical Specifications, including Storage Temperature and Maximum Input Clock Frequency. Updated Features and Analog System Overview. Modified 32-pin QFN E-PAD dimensions. Added new 32-pin QFN. Add High Output Drive indicator to all P1[x] pinouts. Updated trademarks. | | *B | 490071 | НМТ | See ECN | Made data sheet "Final". Added new Development Tool section. Added OCD pinout and package diagram. Added 16-pin QFN. Updated 24-pin and 32-pin QFN package diagrams to 0.60 MAX thickness. Changed from commercial to industrial temperature range. Updated Storage Temperature specification and notes. Updated thermal resistance data. Added development tool kit part numbers. Finetuned features and electrical specifications. | | *C | 788177 | НМТ | See ECN | Added CapSense SNR requirement reference. Added Low Power Comparator (LPC) AC/DC electrical specifications tables. Added 2.7V minimum specifications. Updated figure standards. Updated Technical Training paragraph. Added QFN package clarifications and dimensions. Updated ECN-ed Amkor dimensioned QFN package diagram revisions. | | *D | 1356805 | HMT/SFVTM<br>P3/HCL/SFV | See ECN | Updated 24-pin QFN Theta JA. Added External Reset Pulse Width, TXRST, specification. Fixed 48-pin QFN.vsd. Updated the table introduction and high output voltage description in section two. The sentence: "Exceeding maximum ratings may shorten the battery life of the device." does not apply to all data sheets. Therefore, the word "battery" is changed to "useful." Took out tabs after table and figure numbers in titles and added two hard spaces. Updated the section, DC General Purpose I/O Specifications on page 18 with new text. Updated VOH5 and VOH6 to say, "High Output Voltage, Port 1 Pins with 3.0V LDO Regulator Enabled." Updated VOH7 and VOH8 with the text, "maximum of 20 mA source current in all I/Os."Added 28-pin SSOP part, pinout, package. Updated specs. Modified dev. tool part numbers. | | *E | 2197347 | UVS/AESA | See ECN | Added 32-pin Sawn QFN Pin diagram Removed package diagram: 32-Pin (5 X 5 mm) SAWN QFN(001-42168 *A) Updated Ordering Information table with CY8C20434-12LQXI and CY8C20434-12LQXIT ordering details. Corrected Table 16. DC Programming Specifications - Included above the table "Flash Endurance and Retention specifications with the use of the EEPROM User Module are valid only within the range: 25°C +/-20C during the Flash Write operation. Refer the EEPROM User Module data sheet instructions for EEPROM Flash Write requirements outside of the 25°C +/-20°C temperature window." | | *F | 2542938 | RLRM/AESA | 07/30/2008 | Corrected Ordering Information format. Updated package diagrams 001-13937 and 001-30999. Updated data sheet template. Corrected Figure 6 (28-pin diagram). | | *G | 2610469 | SNV/PYRS | 11/20/08 | Updated V <sub>OH5</sub> , V <sub>OH7</sub> , and V <sub>OH9</sub> specifications | | *H | 2693024 | DPT/PYRS | 04/16/2009 | Changed title from PSoC® Mixed Signal Array to PSoC® Programmable System-on-Chip™ Replaced package outline drawing for 32-Pin Sawn QFN Updated "Development Tool Selection" on page 33 Updated "Development Tools" on page 5 and "Designing with PSoC Designer" on page 6 Updated "Getting Started" on page 4 | | * | 2717566 | DRSW/AESA | 06/11/2009 | Updated AC Chip-Level, and AC Programming Specifications as follows: Modified F <sub>IMO6</sub> (page 20), T <sub>WRITE</sub> specifications (page 23) Added I <sub>OH</sub> , I <sub>OL</sub> (page 17), Flash endurance note (page 19), DCILO (page 20), F32K_U (page 20), T <sub>POWERUP</sub> (page 20), T <sub>ERASEALL</sub> (page 23), T <sub>PROGRAM_HOT</sub> (page 24), and T <sub>PROGRAM_COLD</sub> (page 24) specifications Added AC SPI Master and Slave Specifications Added 30-Ball WLCSP Package | ## **Document History Page** (continued) | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *J | 2825336 | ISW | 12/10/2009 | Updated pin description table for 48-pin OCD. Updated Ordering information table to include CY8C20534-12PVXA parts. Updated package diagrams for 48-pin QFN, 16-pin QFN (sawn), 24-pin QFN (sawn), and 30-ball WLCSP specs. | | *K | 2892629 | NJF | 03/15/2010 | Updated Programmable pin configuration details in Features. Updated Analog Multiplexer System. Updated Cypress website links. Updated PSoC Designer Software Subsystems. Added T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings. Removed the following sections: DC Low Power Comparator Specifications, AC Analog Mux Bus Specifications, AC Low Power Comparator Specifications, Third Party Tools, and Build a PSoC Emulator into your Board. Modified Notes in Packaging Dimensions. Updated Ordering Code Definitions. Removed inactive parts from Ordering Information. Updated links in Sales, Solutions, and Legal Information. | ## Sales, Solutions, and Legal Information ## **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. # Products Automotive **USB Controllers** Wireless/RF Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch cypress.com/go/automotive cypress.com/go/USB cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2005-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-05356 Rev. \*K Revised March 15, 2010 Page 37 of 37 PSoC Designer™ and Programmable System-on-Chip™ are trademarks and PSoC® and CapSense® are registered trademarks of Cypress Semiconductor Corporation. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors. All products and company names mentioned in this document may be the trademarks of their respective holders.