Difference between revisions of "Embedded Open Modular Architecture/EOMA-200"

From eLinux.org
Jump to: navigation, search
(Pinouts for Connector 3)
(Total pinouts summary)
Line 49: Line 49:
== Total pinouts summary ==
== Total pinouts summary ==
These pinouts are '''NOT OPTIONAL'''.  However, within the majority of the interfaces is the ability to down-level negotiate or provide less than the full set of functionality.  For example: if a particular SoC or CPU does not have USB3, then the USB3 pins can be left out and USB2 only provided.  Additionally, if a particular low-cost SoC or CPU does not have a full set of 5 USB ports, a Hub Controller IC '''MUST''' be deployed on the Module PCB in order to comply with the standard, but the lower speed and performance that will result is, for the lower cost, perfectly acceptable.  Likewise for PCIe: if a particular SoC or CPU does not have full 4-lane PCI Express capability then a 2x or even a 1x lane can be provided.  Likewise also for the SD/MMC which can reduce down as far as 4 pins (in SPI mode); I2S as well can reduce down to 5 pins; Ethernet can down-level negotiate to 100mb/sec or even 10mb/sec.
These pinouts are '''NOT OPTIONAL'''.  However, within the majority of the interfaces is the ability to down-level negotiate or provide less than the full set of functionality.  For example: if a particular SoC or CPU does not have USB3, then the USB3 pins can be left out and USB2 only provided.  Additionally, if a particular low-cost SoC or CPU does not have a full set of 5 USB ports, a Hub Controller IC '''MUST''' be deployed on the Module PCB in order to comply with the standard, but the lower speed and performance that will result is, for the lower cost, perfectly acceptable.  Likewise for PCIe: if a particular SoC or CPU does not have full 4-lane PCI Express capability then a 2x or even a 1x lane can be provided.  Likewise also for the SD/MMC which can reduce down as far as 1 data pin (or SPI mode); I2S as well can reduce down to 5 pins; Ethernet can down-level negotiate to 100mb/sec or even 10mb/sec, SATA may down-level negotiate to SATA-1.
Summary of Interface pinouts:
Summary of Interface pinouts:

Latest revision as of 14:59, 9 May 2015

Eoma200 pcb.png Eoma200-micropc.png



  • Target uses: Mass-volume retail products crossing over to Embedded Industrial and Mid-to-low-end Server systems. Examples: Small Desktop systems, Micro servers, Smart NAS Home Servers, Digital Signage, Industrial PCs, Education and R&D purposes.
  • Dimensions: 121mm x 75mm PCB in a 123 x 77 x 20mm case
  • Pinouts: Three (3) 50-pin B2B connectors and one (1) 52-pin Mini-PCIe connector providing 202 mandatory pins
  • Extensibility: 110mm x 14mm front-facing panel space
  • Power provision: 5V @ 3.7A and 3.3V @ 2.6A (27.08 Watts total)


The EOMA-200 Standard is primarily designed to target mass-volume Desktop use by end-users in the retail sector, with a secondary goal of providing Engineering, Research, Educational and Industrial sectors with access to low-cost modular and Open Hardware. With provision of power up to 27 Watts, modern interfaces and plenty of expansion capabilities both on and off the Module, swappable modules supporting high-end processors at affordable prices become a real possibility.

With many standards providing 200 or more pins, the differentiator making EOMA-200 worthwhile is that all other standards (such as PC-104, COM-Express, Q-Seven and others that re-use MXM or SO-DIMM form-factors) are bare PCB factory-only modules with optional sizes that then also have optional functions. These factors combine not only to massively reduce the possibility of "perfect match" between module and base-board across the entire industry across all other standards, but also make other standards realistically installable only by experts or technical engineers with knowledge of ESD precautions and the full details of the available technical options offered by both module and base-board, in order to ensure correct interoperability and price-effectiveness in not over-ordering a motherboard with more (or less) functionality than can be supported. In other words, these alternative standards are absolutely guaranteed to be unsatisfactory, both technically and price-wise. To obtain a perfect match it is often necessary to custom-create a base-board, which is clearly unsatisfactory from a pricing, lead time and NRE perspective.

For example, the Q-Seven Standard has two different mechanical sizes, two variants based on the CPU type, optional DisplayPort, optional USB3 ports, optional AC97 Audio, optional Ethernet, optional UART, optional LVDS channels and more, all of which massively complicate decision-making for an end-user. COM Express on the other hand has mandatory interfaces, making the decisions easy on the technical side, but unfortunately it has 4 different size variants. Also, as these standards are not common-place, being suited for Industrial Applications with long-term supported CPUs and chipsets, they are typically far more expensive.

The EOMA-200 modular standard is designed to be user-installable in mass-volume appliances, gaining the benefit of mass-volume pricing for the components. There are no options on the pinouts, and there are no size variants, thus making both the purchasing decisions and the installation easy for the average person. Instead, options for extensibility are offered via a front-facing panel (in exactly the same way that standard ITX and ATX motherboards provide a standard front-facing area) of size 110mm x 14mm, centred in the middle of the long side. The panel is sufficient to fit up to 7 Ethernet ports, or up to 14 USB2/3 ports, an HDMI connector, eSATA, FireWire, DisplayPort, MIPIport, WIFI SMA connectors, TV Connectors etc.

By providing mandatory pin-outs, Modules and their chipsets compete on price yet provide graceful speed degradation across the entire range of functionality. For example a budget Module with a BOM of $USD 45 may be forced to implement many of the interfaces as low-cost USB hubs and peripherals, resulting in tolerable performance with a high price-performance metric, whereas a high-end Module would be able to comply with the standard without sharing data paths between peripherals, and even offer extra functions over and above competing Modules via the Expansion area for an equally high price-performance metric.

Background to Interface Selection

The interfaces have been specifically chosen because they are either multi-purpose buses or they provide a minimum level of functionality that can be expected of a Desktop-level system.

  • PCI Express - PCI Express is absolutely essential to have for a modern Desktop-level / Entry-level Server. It is the means by which a system may be expanded with high-speed peripherals. PCI Express also provides significant auto-negotiation capabilities, including the number of channels (1x, 2x, 4x etc.) as well as the speed (Gen 1, Gen 2 etc.).
  • SATA - SATA is essential for a Desktop / Server system. Only one SATA interface has been added to EOMA-200 because further interfaces can be added either on the front panel, or on-board the module (as eSATA), or via PCI Express.
  • I2C - I2C is only two wires, is a global bus that can address multiple devices, and is a long-established proven Industry Standard with thousands of sensors and devices available.
  • USB - USB2 is only two wires; USB3 is six. USB, like I2C, is a global bus that can address multiple devices and is a long-established proven Industry Standard. The decision was made to add several USB2 and USB3 buses as part of the EOMA-200 standard, because the majority of Desktop-level CPUs have at least 6 USB ports on their Hub Controller ICs.
  • Ethernet - 10/100/1,000 Ethernet was chosen because it is prevalent on the majority of computing devices. In the case where chosen CPUs do not have Ethernet, a USB-to-Ethernet converter IC such as the SMSC LAN9500 can be deployed.
  • HDMI - HDMI was chosen as the primary screen interface because it is becoming a long-standing Industry Standard. Also, for those SoCs that do not have HDMI, DVI is a sub-set of HDMI that can fit over the exact same pinouts as HDMI (merely leaving out the CEC pin).
  • RGB/TTL - 24-pin RGB/TTL was chosen as a secondary screen interface over LVDS or MIPI so as to keep the cost down, and also to keep the signal speed down. Whilst LVDS seems initially to be a good candidate, Single-Channel LVDS is unsuitable for driving 1,920×1,080p60 LCD Panels: most 1,920×1,080 LCD panels require between 2 and 3 LVDS drivers. MIPI also requires multiple parallel channels to achieve higher data rates. Any low-cost CPU chosen which did not have LVDS or MIPI would be forced to add a converter chip, potentially on both sides of the interface (CPU card as well as motherboard). So it makes sense to choose the proven, lower-speed, reliable 24-pin interface, thus making the EOMA-200 Standard suitable for use even with ultra-low-cost 320×240 RGB/TTL LCD Panels, right the way up to HDTV screen sizes.
  • SD/MMC - The decision was made to add two SD/MMC ports in order to offer access to MMC Cards as well as off-board eMMC NAND ICs and other small peripherals. SD/MMC cards are extremely popular, as are Embedded WIFI / SIP modules with SD/MMC interfaces.
  • I2S - I2S was chosen as the primary audio channel using AC97. This allows I/O Boards to be developed with access to hundreds of proven Audio CODEC solutions.
  • SPI - SPI is an Industry-standard interface providing connectivity to a wide range of embedded peripherals.

Preliminary pinouts

Total pinouts summary

These pinouts are NOT OPTIONAL. However, within the majority of the interfaces is the ability to down-level negotiate or provide less than the full set of functionality. For example: if a particular SoC or CPU does not have USB3, then the USB3 pins can be left out and USB2 only provided. Additionally, if a particular low-cost SoC or CPU does not have a full set of 5 USB ports, a Hub Controller IC MUST be deployed on the Module PCB in order to comply with the standard, but the lower speed and performance that will result is, for the lower cost, perfectly acceptable. Likewise for PCIe: if a particular SoC or CPU does not have full 4-lane PCI Express capability then a 2x or even a 1x lane can be provided. Likewise also for the SD/MMC which can reduce down as far as 1 data pin (or SPI mode); I2S as well can reduce down to 5 pins; Ethernet can down-level negotiate to 100mb/sec or even 10mb/sec, SATA may down-level negotiate to SATA-1.

Summary of Interface pinouts:

  • HDMI: 12
  • USB3 0: 6
  • USB3 1: 6
  • USB3 2: 6
  • USB2 0: 2
  • USB2 1: 2
  • USB2 3: 2
  • SATA 0 : 4
  • SATA 1 : 4
  • I2C 0: 2
  • I2C 1: 2
  • I2S: 8
  • 5V : 11
  • 3.3V : 6
  • GND: 23
  • RGB/TTL: 28
  • SDMMC 1: 11
  • SDMMC 2: 11
  • SPI: 4
  • PCIe Host (4x): 18
  • Gig Eth: 8
  • GPIO: 24 (6 of which are taken for SD/MMC and PCIe servicing)
  • UART 1: 2
  • UART 2: 4

Total: 200


  • PCI Express pinouts: [1]
  • SD/MMC description of 4-pin SPI mode: [2]
  • HDMI (Type A) pinouts: [3]
  • SD/MMC: [4]
  • SD/MMC 1-bit, 4-bit and 8-bit modes: [5]
  • eMMC: [6]

Connector 1

This block contains HDMI, Ethernet, I2S, I2C, SATA-III, 8-bit SD/MMC and 6 GPIO. The total GND pins is 5 for this connector. It also has 2 5.0V power pins.


  • 1-12: HDMI (down-level negotiable to DVI)
  • 13: GND
  • 14-21: Gig Eth (down-level negotiable to 10 or 100mbit/s)
  • 22: GND
  • 23-33: SDMMC 0 (8-bit, down-level negotiable to 4-bit, 2-bit, 1-bit or SPI)
  • 34: GND
  • 35-38: SATA3 0
  • 39: GND
  • 40-41: I2C 1
  • 42-43: 2 5V
  • 44: GND
  • 45-50: 6 GPIO

Pinouts for Connector 1

Row 1 Row 2
* 1 HDMI Data2+ * 26 SDC0-D0
* 2 HDMI Data2- * 27 SDC0-D1
* 3 HDMI Data1+ * 28 SDC0-D2
* 4 HDMI Data1- * 29 SDC0-D3
* 5 HDMI Data0+ * 30 SDC0-D4
* 6 HDMI Data0- * 31 SDC0-D5
* 7 HDMI Clock+ * 32 SDC0-D6
* 8 HDMI Clock- * 33 SDC0-D7
* 9 HDMI CEC * 34 GND
* 10 HDMI SCL * 35 SATA3_0 Transmit (A+)
* 11 HDMI SDA * 36 SATA3_0 Transmit (A−)
* 12 HDMI HPD * 37 SATA3_0 Receive (B+)
* 13 GND * 38 SATA3_0 Receive (B−)
* 14 ---- not used ---- / 1000 Eth BI_DD+ * 39 GND
* 15 ---- not used ---- / 1000 Eth BI_DD− * 40 I2C1_SDA
* 16 10/100 Ethernet (RX+) / 1000 Eth BI_DB+ * 41 I2C1_SCL
* 17 10/100 Ethernet (RX−) / 1000 Eth BI_DB− * 42 5.0V
* 18 10/100 Ethernet (TX+) / 1000 Eth BI_DA+ * 43 5.0V
* 19 10/100 Ethernet (TX−) / 1000 Eth BI_DA− * 44 GND
* 20 ---- not used ---- / 1000 Eth BI_DC+ * 45 GPIO 0 (SDC0-DET) / EINT0
* 21 ---- not used ---- / 1000 Eth BI_DC− * 46 GPIO 1 / SPI0_MOSI
* 22 GND * 47 GPIO 2 / SPIO0_MISO
* 23 SDC0-RST * 48 GPIO 3 / SPI0_SCK
* 24 SDC0-CLK * 49 GPIO 4 / SPI0_CS
* 25 SDC0-CMD * 50 GPIO 5 / EINT2


  • HDMI is a Type A [7]
  • HDMI 5V Power (DDC) is provided by motherboard
  • HDMI is compatible with DVI by leaving out the CEC pin [8] [9]
  • SDC0-DET is effectively just a plain GPIO pin. It should however be connected to a GPIO pin that supports External Interrupt (EINT)
  • Modules with 10/100 Ethernet only must not connect pins 14, 15, 20 or 21: they must be left floating (NC).

Connector 2

This connector is primarily for PCI Express. 4 of the 6 GPIOs are dedicated to PCI Express management, and the I2C lane is also intended for connection to the PCI Express bus. Also provided is SD/MMC. There are 7 GND pins in total on this connector, four 3.3v power pins and one 5.0v power pins.


  • 1-23: PCIe4x + 5 GND
  • 24-25: I2C 0
  • 26-37: SDMMC 1 (8-bit, down-level negotiable to 4-bit, 2-bit, 1-bit or SPI)
  • 38:GND
  • 39: 1 5.0V
  • 40-43: 4 3.3V
  • 44: GND

Pinouts for Connector 2

Row 1 Row 2
* 1 REFCLK+ * 26 SDC1-D0
* 2 REFCLK- * 27 SDC1-D1
* 3 GND * 28 SDC1-D2
* 4 HSIp(0) * 29 SDC1-D3
* 5 HSIn(0) * 30 SDC1-D4
* 6 HSIp(1) * 31 SDC1-D5
* 7 HSIn(1) * 32 SDC1-D6
* 8 GND * 33 SDC1-D7
* 9 HSIp(2) * 34 SDC1-CMD
* 10 HSIn(2) * 35 SDC1-CLK
* 11 HSIp(3) * 36 SDC1-RST
* 12 HSIn(3) * 37 SDC1-DET (GPIO) / EINT2
* 13 GND * 38 GND
* 14 HSOn(0) * 39 5.0V
* 15 HSOp(0) * 40 3.3V
* 16 HSOn(1) * 41 3.3V
* 17 HSOp(1) * 42 3.3V
* 18 GND * 43 3.3V
* 19 HSOn(2) * 44 GND
* 20 HSOp(2) * 45 GPIO 6 / UART1_TX
* 21 HSOn(3) * 46 GPIO 7 / UART1_RX
* 22 HSOp(3) * 47 GPIO 8 (PRSNT1)
* 23 GND * 48 GPIO 9 (WAKE) / EINT1
* 24 I2C0 SCK * 49 GPIO 10 (PWRGD)
* 25 I2C0 SDA * 50 GPIO 11 (PRSNT2)


  • PCI-Express optional JTAG is for debugging of PCI-e cards, not for the provision of JTAG to debug the Host CPU. If JTAG is to be provided, it is recommended that either some of the GPIO pins from the other 3 connectors be wired to the PCI Express JTAG pins (and use the GPIO for bit-level software emulation of JTAG on the Host CPU), or that an Embedded Controller (such as an STM32F) be dedicated to this (and other) purposes, or an alternative interface (such as USB or I2C) have a converter IC added which provides a JTAG interface (for example with the FT2232H [10]).
  • SDC1-DET, PRSNT1, WAKE, PWRG and PRSNT2 are effectively just plain GPIO pins. They should however be connected to GPIO on which EINT (External Interrupt) on the CPU is supported.

Connector 3

This connector provides 24-pin RGB/TTL, SATA, 2 UARTs and 6 GPIO pins. It also has 3 GND pins and 3 5.0V power lines. UART 1 is a 2-pin RS232, whilst UART2 provides TX, RX as well as CTS and RTS.


  • 1-28: RGB/TTL
  • 29: GND
  • 30-33: SATA
  • 34: GND
  • 35-38: UART 2 (RX/TX and CTS/RTS)
  • 39-40: UART 1 (RX/TX)
  • 41-43: 3 5.0V
  • 44: GND
  • 45-50: 6 GPIO

Pinouts for Connector 3

Row 1 Row 2
* 1 LCD Pixel Data bit 0 (Red0) * 26 LCD Horizontal Synchronization
* 2 LCD Pixel Data bit 1 (Red1) * 27 LCD Vertical Synchronization
* 3 LCD Pixel Data bit 2 (Red2) * 28 LCD Pixel data enable (TFT) output
* 4 LCD Pixel Data bit 4 (Red4) * 29 GND
* 5 LCD Pixel Data bit 5 (Red5) * 30 SATA3_1 Transmit (A+)
* 6 LCD Pixel Data bit 6 (Red6) * 31 SATA3_1 Transmit (A−)
* 7 LCD Pixel Data bit 7 (Red7) * 32 SATA3_1 Receive (B+)
* 8 LCD Pixel Data bit 8 (Green0) * 33 SATA3_1 Receive (B−)
* 9 LCD Pixel Data bit 9 (Green1) * 34 GND
* 10 LCD Pixel Data bit 10 (Green2) * 35 I2S_DO0 / GPIO
* 11 LCD Pixel Data bit 11 (Green3) * 36 I2S_D01 / GPIO
* 12 LCD Pixel Data bit 12 (Green4) * 37 I2S_D02 / GPIO
* 13 LCD Pixel Data bit 13 (Green5) * 38 I2S_D03 / GPIO
* 14 LCD Pixel Data bit 14 (Green6) * 39 UART1 TX / GPIO
* 15 LCD Pixel Data bit 15 (Green7) * 40 UART1 RX / GPIO
* 16 LCD Pixel Data bit 16 (Blue0) * 41 5.0V
* 17 LCD Pixel Data bit 17 (Blue1) * 42 5.0V
* 18 LCD Pixel Data bit 18 (Blue2) * 43 5.0V
* 19 LCD Pixel Data bit 19 (Blue3) * 44 GND
* 20 LCD Pixel Data bit 20 (Blue4) * 45 I2S_LRCK / GPIO 12
* 21 LCD Pixel Data bit 21 (Blue5) * 46 I2S_BCLK / GPIO 13
* 22 LCD Pixel Data bit 22 (Blue6) * 47 I2S_MCLK / GPIO 14
* 23 LCD Pixel Data bit 23 (Blue7) * 48 I2S_DI / GPIO 15
* 24 LCD Pixel Data bit 18 (Blue2) * 49 PWM0 / GPIO 16
* 25 LCD Pixel Clock * 50 PWM1 / GPIO17

Connector 4

This connector is primarily for USB, although it also provides an 8-bit I2S interface and 6 GPIO pins. There are also 6 GND pins in total, four 5V power pins and two 3.3V power pins


  • 1-7: USB3-0 + 1 GND
  • 8-14: USB3-1 + 1 GND
  • 15-21: USB3-2 + 1 GND
  • 22-23: USB2-0
  • 24-25: USB2-1
  • 26-27: USB2-2
  • 28: GND
  • 29-36: I2S
  • 37: GND
  • 38-41: 4 5V
  • 42: GND
  • 45-50: 6 GPIO

Pinouts for Connector 4

Row 1 Row 2
* 1 USB3_0(Data-) * 26 USB3_2(Data-)
* 2 USB3_0(Data+) * 27 USB3_2(Data+)
* 3 ---- not used ---- / USB3_0 StdA_SSRX- * 28 ---- not used ---- / USB3_2 StdA_SSRX-
* 4 ---- not used ---- / USB3_0 StdA_SSRX+ * 29 ---- not used ---- / USB3_2 StdA_SSRX+
* 5 ---- not used ---- / USB3_0 StdA_SSTX- * 30 ---- not used ---- / USB3_2 StdA_SSTX-
* 6 ---- not used ---- / USB3_0 StdA_SSTX+ * 31 ---- not used ---- / USB3_2 StdA_SSTX+
* 7 ---- not used ---- / USB3_0 StdB_SSRX- * 32 ---- not used ---- / USB3_2 StdB_SSRX-
* 8 ---- not used ---- / USB3_0 StdB_SSRX+ * 33 ---- not used ---- / USB3_2 StdB_SSRX+
* 9 ---- not used ---- / USB3_0 StdB_SSTX+ * 34 ---- not used ---- / USB3_2 StdB_SSTX+
* 10 ---- not used ---- / USB3_0 StdB_SSTX- * 35 ---- not used ---- / USB3_2 StdB_SSTX-
* 11 GND * 36 GND
* 12 ---- not used ---- / USB3_1 StdA_SSTX- * 37 ---- not used ---- / USB3_1 StdB_SSTX-
* 13 ---- not used ---- / USB3_1 StdA_SSTX+ * 38 ---- not used ---- / USB3_1 StdB_SSTX+
* 14 ---- not used ---- / USB3_1 StdA_SSRX- * 39 ---- not used ---- / USB3_1 StdB_SSRX-
* 15 ---- not used ---- / USB3_1 StdA_SSRX+ * 40 ---- not used ---- / USB3_1 StdB_SSRX+
* 16 USB3_1(Data+) * 41 USB3_1(Data-)
* 17 GND * 42 GND
* 18 5.0V * 43 5.0V
* 19 USB2_0(Data+) * 44 USB2_1(Data+)
* 20 USB2_0(Data-) * 45 USB2_1(Data-)
* 21 GND * 46 GND
* 22 5.0v * 47 5.0v
* 23 UART2 TX / GPIO * 48 UART2 RX / GPIO
* 25 5.0v * 50 5.0v


  • USB3 pinouts [11]
  • If providing USB3.1 interoperability, CPU boards may provide the full two-lanes, or just a single lane, on each of USB3_2, USB3_1 or USB3_0. However, if one interface is to be implemented as 2-lane whilst any others are to be implemented as single-lane, the higher numbered USB3 interface(s) must have the full two lanes. For example: USB3_2 and USB3_1 can be 2-lane whilst USB3_0 can be 1-lane; USB3_2 can be 2-lane whilst USB3_1 and USB3_0 can be 1-lane, or all 3 interfaces can be 1-lane. USB3_2 being 1-lane whilst USB3_1 or USB3_0 being 1-lane is EXPRESSLY PROHIBITED.
  • If a particular SoC or CPU (or SoC with PCIe Bridge and PCIe-USB3 controller) does not have the full USB3 range, the optional pins (marked "Not used") can be left out, in this order: USB3_0 if the chipset only has 2 USB3s; USB3_0 and USB3_1 if the chipset only has 1 USB3; USB3_2, USB3_1 and USB3_0 if the chipset has zero USB3s. The USB2 lines however MUST NOT be left unconnected. See section on USB requirements (below) for details.

Interface Negotiation considerations

EOMA standards provide "graceful degradation" should a particular CPU or SOC (plus chosen peripheral and hub ICs if needed) not have the full functionality. This section covers the down-level negotiation for the various interfaces which, by their nature, either provide auto-negotiation at the data level or can degrade gracefully by leaving out some of the pins. The interfaces in EOMA-200 which can down-level negotiate are:

  • I2S
  • both SD/MMC interfaces
  • PCI Express
  • all the USB interfaces
  • Ethernet
  • SATA
  • HDMI
  • The 24-pin RGB/TTL interface

Also, it is worth reiterating that these interfaces are MANDATORY. Provision of the interfaces can be done using controller or bridge ICs, if a particular SoC does not have the full set of interfaces, including by providing controller of bridge ICs that only have lower capabilities than the maximum possible (USB2 Hub ICs instead of full USB 3.1 for example). It is worth noting however that in picking a particular SoC, the total cost of providing the full set of interfaces including the converter and/or bridge ICs needs to be taken into consideration. Often, the use an ultra-low-cost SoC may end up being more expensive, price/performance-wise, than a more expensive SoC or CPU which has the full set of interfaces, due to the price of the controller and bridge ICs being far more costly - in both power consumption as well as price -than going for a more integrated IC.


With the exception of the USB-OTG interface, all the USB ports of the EOMA-200 specification are Host only, and MUST support all protocols right down to USB 1.1 (11mbit/sec). If a particular SoC's USB Host port supports High-speed (USB2 480mbit/sec) only, then it must be fronted by a USB2 Hub IC that can perform the necessary auto-negotiation. The reason for this is very simple: end-users may plug in devices which only support USB 1.1, such as certain 3G modems from certain manufacturers, and some other ultra-low-cost peripherals (keyboards, mice etc.). If any one of the USB ports on a SoC supports USB2 only then such peripherals will fail to operate, resulting in high product returns (in the mass-volume retail sector, even 0.1% product returns is a total disaster because margins are very tight and the volumes so large: 0.1% could easily be 500,000 units over a product lifecycle).

If a SoC or CPU does not have 3 USB3 ports, then the provision of USB3 should be prioritised in highest numerical order to lowest (or the USB3 ports should be provided through the deployment of a PCI Express Bridge IC - or the use of a 2nd PCI Express interface if the CPU has one - and a standard PCI Express USB3 Hub IC).

In other words, if the SoC only has one USB3 then this should be allocated to the 3st USB3 port on the module, and the remaining two USB3 ports should be USB2. If the SoC only has two USB3s then the third and second USB3 ports on the module should be USB3, with the first being USB2.

Additionally, as noted in earlier sections, the provision of all three (3) USB interfaces is MANDATORY. Each interface can provide up to the full data speed, but if a particular SoC, CPU or its Controller Hub does not have the full 3 USB interfaces, then a suitable USB Hub IC (such as the FE 1.1) could be deployed, or the use of a PCI Express Bridge IC alongside a PCI Express USB3/2 Hub IC could be deployed. Regardless of the method in which it is achieved, the 3 USB interfaces MUST be provided.

If a particular SoC (or CPU and its associated Controller Hub) has more than 3 USB interfaces then designers may choose to deploy some of those extra interfaces out of the EOMA-200 front panel. Additionally, designers may choose to deploy PCIe Bridge ICs and PCI Express USB Hub ICs in order to provide more USB interfaces on the front panel, or any combination thereof as long as the mandatory requirements to provide 3 USB interfaces on Connector 4 are also met.


I2S provides AC97 Audio. However, some Motherboards may deploy Audio ICs which do not support the full capabilities of 8-pin I2S. Under these circumstances, the SoC or CPU and its associated Operating System MUST gracefully degrade, auto-detecting if 5-pin I2S (2-channel output and audio in only) or only 4-pin I2S (audio output only) is deployed.

To aid in the discovery of the Audio capabilities, an I2C EEPROM at a known address (0x51) will be available on I2C-0, which will store Linux kernel "Device Tree" data advising of the Motherboard's Audio IC and its capabilities.


All EOMA-200 modules are required to support the full auto-negotiation capabilities of Ethernet, up to the maximum speed chosen to be provided. Specifically:

  • Providing 10 Mbit/s Ethernet is acceptable
  • Providing 100 Mbit/s Ethernet and down-negotiation to 10 Mbit/s Ethernet is acceptable
  • Providing 100 Mbit/s Ethernet only is not acceptable
  • Providing 1,000 Mbit/s Ethernet is acceptable as long as down-level negotiation to both 100 Mbit/s and 10 Mbit/s is also provided
  • Providing 1,000 Mbit/s Ethernet only is not acceptable.

I/O Boards (devices) must also support up to a maximum chosen Ethernet specification and all speeds below. This guarantees that any Module will work with any I/O Board, with any combination auto-negotiating to the maximum possible speed.

If a particular SoC does not have Ethernet capabilities, then Ethernet MUST still be provided. This can be done in any form, depending on the SoC. The Tegra 3 for example has a General-Purpose Memory Bus, to which PHY ICs such as the DM9000 or GPMB-to-RGMII converter ICs such as the AX88100 can be connected. Another alternative is to use USB-to-Ethernet ICs or PCI Express Ethernet PHY ICs. Regardless of the method chosen, the provision of Ethernet in EOMA-200 is MANDATORY.

Additionally, if a particular SoC or CPU and its associated Controller Hub have additional Ethernet ports, designers may choose to deploy them via the front panel of EOMA-200. Designers may also choose to add in converter or bridge ICs which add extra interfaces anyway, however in doing so it is imperative that the MANDATORY requirements of EOMA-200 be met as well.


  • Gigabit Ethernet requires auto-negotation of cross-over or straight-through cables. As this is part of the Gigabit Ethernet specification, it is also part of the EOMA-200 specification
  • 10/100 Ethernet does not typically require auto-negotiation / detection of cross-over or straight-through cables. Therefore, it is not necessary, if the Module's Ethernet PHY IC only supports 10/100, that the Ethernet PHY support auto-detection of cross-over. If however the Ethernet PHY supports Gigabit Ethernet and a 10/100 cable is plugged in, then as this is part of the Gigabit Ethernet specification, under these circumstances auto-detection of cross-over must be provided.

PCI Express

  • All EOMA-200 Modules MUST provide at least one lane of PCI-e, in "Host" Mode. The remaining PCI-e lanes - up to 2x and 4x - are OPTIONAL, but are recommended.
  • If a particular SoC or CPU supports higher speed PCI Express (Gen 2, Gen 3 etc.) then lower speed generations of PCI Express MUST also be supported.
  • A module may choose to internally deploy more than one PCIe interface (e.g. to an on-board Mini-PCIe card). However in doing so, compliance with EOMA-200's requirement to provide at least one lane of PCI-e via Connector 2 MUST still be met.

If a particular SoC or CPU with its associated Controller Hub does not have PCI Express, then there are a number of options available in order to comply with the EOMA-200 Standard. One is the use of the PLX Tech USB2380 IC [12] which is a USB2 client to PCI Express (1x PCI-e Gen 1 compatible). If the SoC, CPU (or its Controller Hub) has USB3, then the PLX Tech USB3380 [13] or the USB3382 [14] may be deployed.

However: regardless of how the requirements are met to provide PCI Express, the deployment of these converter ICs MUST NOT be done at the expense of non-compliance with the EOMA-200 mandatory interface requirements. For example: if a USB interface is used to perform USB-to-PCIe conversion, but there are not enough USB interfaces left on the SoC to comply with the mandatory EOMA-200 USB requirements, then an additional USB Hub IC MUST be deployed on the module in order to meet both the PCI Express and the USB EOMA-200 interface requirements.

Use of USB-to-PCIe Bridge ICs

Special note to Module designers: if choosing to implement a system using USB-to-PCIe Bridge ICs, not only may the performance be severely degraded (especially if the resultant Module is plugged into an I/O Board that is rich in PCI Express technology) thus adversely affecting the user experience, but also the cost of adding the Bridge IC may turn out to have a lower price-performance metric than using a SoC or chipset which already has PCIe on-board.

Bottom line: in considering the use of USB-to-PCIe Bridge ICs, think twice! Is the price-performance metric really worth it? The answer could potentially be yes, but it is unlikely to be so. Although end-users may choose to plug a budget low-cost EOMA-200 Module into a high-performance Chassis with high-end Graphics and plenty of PCI Express, SATA RAID, Ethernet and other peripherals, it is not up to Designers of either Modules nor I/O Boards to pre-judge or prejudice an end-users' choices, and the design of both Modules and I/O Boards should take into consideration the possibility of such extremes, either way.

Considerations for I/O Board (chassis) Designers

I/O Board chassis designers are free to use the PCIe interface for any purpose they desire (including ignoring it entirely). Example uses include:

  • Ignoring the PCIe interface (suitable for ultra-compact systems)
  • Connecting 1 lane directly to a MiniPCIe socket (suitable for 300mbit/sec 802.11n WIFI cards) and ignoring all 3 other lanes
  • Connecting the 4x lanes to a PCI Bridge IC and providing PCIe risers (and optionally a MiniPCIe socket). This would be a suitable option for Mini ITX and full Desktop Tower systems, in particular to take standard off-the-shelf 3D Graphics Cards [15] etc.
  • Connecting the PCIe interface (or some of the bridged PCIe connections) to additional on-board peripheral ICs, to provide Gigabit Ethernet [16], SATA, USB3, 3D GPUs etc. This would be a suitable option for Embedded and Industrial PCs where PCIe risers are problematic (vibration, space considerations etc.)

It's worthwhile bearing in mind therefore that PCI Express is the general-purpose way to extend Modules far beyond the space and capacity that could normally be expected of such a small module, easily turning EOMA-200 modules into a full-fledged Desktop or Server products that compete with existing high-end systems available today.


All EOMA-200 Modules are required to support the full backwards-compatible auto-negotiation capabilities of SATA on both interfaces, up to the maximum speed and capabilities chosen to be provided. Specificially:

  • Provision of SATA-II is acceptable, but provision of SATA-II with only support for 3 Gbit/s SATA-II i.e. no support for all lower speeds is not acceptable.
  • Provision of SATA-III is acceptable, provided that backwards-compatibility with all prior versions of SATA are also provided.

If a particular SoC or CPU and its associated Hub Controller IC do not provide SATA, then bridge and/or converter ICs MUST be deployed in order to comply with the EOMA-200 standard. For example, the JM20329 [17] is a highly cost-effective USB2-to-SATA-II solution, and the TI USB3 to SATA bridge IC [18] is also effective; there exist other options including PCI Express Bridge ICs and USB3-to-SATA-III converter ICs.

Additionally, if a particular SoC or CPU and associated Hub Controller IC has more than one SATA interface, designers may choose to deploy spare SATA interfaces in the form of an on-board mSATA module, or to provide one or more eSATA connectors via the front panel of the EOMA-200 standard. Regardless of the design offered, the provision of SATA is MANDATORY, and any provision of such additional functionality MUST NOT be at the detriment of compliance with the EOMA-200 mandatory pinouts.

In the instance where a particular SoC or CPU does not have two SATA interfaces, Module designers may choose, for budgetary reasons, to implement one of the SATA interfaces with a slower USB2-to-SATA converter IC rather than as USB3-to-SATA or via PCI Express PHY ICs. In such cases, it is recommended that the 2nd EOMA-200 SATA interface (Connector 3, pins 30-33) be the slower of the two, and the 1st SATA interface (Connector 1, pins 35-38) be the faster.

24-pin RGB/TTL

The RGB/TTL output is the one point where close attention has to be paid on the part of EOMA-200 designers, because of the variance between devices in which the Modules will be plugged. This will need careful monitoring and may warrant a "Certification Programme" to ensure that Modules are compliant with a wide range of devices.

  • RGB/TTL is a parallel data bus, potentially running at up to 125 or even 150mhz. Both Modules and I/O Boards must ensure that the length of the tracks leading to and from Connector 3's RGB/TTL pins are all of equal length. It is recommended that both the source (e.g the CPU) and the sink (e.g an LVDS IC) are placed as close to Connector 3 as possible.
  • Modules must provide software-programmable support for anywhere between 180x120 RGB-TTL resolutions all the way up to the maximum that they are capable of, with the maximum resolution being clearly marked on both the Module, as well as the retail packaging in which it is sold.
  • Modules should support up to at least 1920x1080 at at least 50fps. However, some ultra-low-cost SoCs, especially those designed for mobile devices, only support up to XGA or WXGA resolutions. The use of such SoCs is not entirely recommended.
  • EOMA-200's RGB/TTL interface is 24-bit-wide. If a particular SoC only has e.g. 18-bit or 15-bit RGB/TTL then the LSB (lower) bits must be set to logic output level 0 when the LCD interface is enabled: they must NOT be left floating or tri-state. This ensures that devices which are expecting the full 24-bits do not receive noise on the lower bits of each of the R,G and B 8-bit inputs.

Considerations for Multi-screen systems

The RGB/TTL interface is primarily made available for Digital Signage products, All-in-one PCs and for connection to small displays on Desktop systems with a built-in touchscreen for menu selection and as a Mouse Pad, etc. Although there is no reason why individual devices should not have more than one LCD screen, allowing them to be selected, the burden of complexity for screen selection is placed onto the CPU Card software, so any company planning such a multi-screen device over the 24-pin RGB/TTL interface should contact the authors of the EOMA-200 specification (lkcl@qimod.com).

Realistically, however, high-end multi-screen devices should consider using USB-based screen driver technology such as that from DisplayLink, or add extra HDMI, DVI, DisplayPort or MIPIport interfaces directly on the Module PCB via the EOMA-200 front panel. Note: in doing so however, only spare or additional interfaces should be used: the provision of extra ports MUST NOT be at the expense of compliance with the mandatory pin-out requirements of EOMA-200.

An even better and much simpler option would be to use the PCI Express lanes of EOMA-200, and to provide room for a standard off-the-shelf PCI Express Graphics Card (via a standard PCIe Riser slot off the main system I/O Board), or to provide the option to plug in MXM Graphics Cards - again, into the I/O Board.


The HDMI Interface is of Type A (4 Differential LVDS pairs) rather than Type B (7 differential pairs). HDMI is however merely an extension of DVI-D, with the addition of CEC. If therefore a particular low-cost SoC does not have an HDMI output, then one possibility is to convert its RGB/TTL output (if available) into DVI, using for example a TI TFP410 [19] converter IC. A better possibility however is for the Module to deploy a PCI Express Bridge IC (or to use a 2nd PCIe interface if it has one) and to deploy a suitable low-power GPU (Graphics IC) which has an HDMI output.

Either way, although the provision of HDMI is MANDATORY in EOMA-200, the provision of DVI-D only (by leaving out the CEC interface) is both reasonable and acceptable for low-cost Modules.


The SD/MMC standard has been extended numerous times, and is backwards-compatible all the way to 4-pin SPI. EOMA-200 modules may therefore provide any version of the SD/MMC standard, but in doing so they must support ALL down-level compatible versions of SD/MMC (including 4-pin SPI interoperability). This requirement is to ensure that smaller low-cost motherboards which only connect some of the pins can still interoperate, as well as support user peripherals that only have the lower levels and data rates.

On any given Chassis (I/O Board) design, the uses to which any of the two SD/MMC interface can therefore be put includes, but is not limited to:

  • SD/MMC card slots (1-pin, 4-pin and 8-pin data lines)
  • eMMC NAND Flash chips
  • SD/MMC WIFI modules (removable as well as SIP embedded modules)
  • SD/MMC 3G modules and other peripherals

All and any of these peripherals could potentially be on the main I/O Board into which the EOMA-200 Modules can be plugged.

If in the instance that a particular SoC or CPU (with its associated Controller Hub IC) does not have two SD/MMC interfaces, then they MUST still be provided: the interfaces of EOMA-200 are MANDATORY. One method by which a particular SoC may provide SD/MMC is to use a USB-to-SDMMC converter IC (e.g. SMSC's USB224x or USB225x [20]) or a PCI Express Bridge IC and a PCI Express SD/MMC Controller IC (such as the JMB387 [21]).

If a particular SoC or CPU has more SD/MMC interfaces than the EOMA-200 standard requires, then designers may choose to deploy an SD/MMC card slot via the EOMA-200 front panel, or may choose to add on-board eMMC or other SD/MMC peripherals, soldered to the Module's PCB. Alternatively, designers may choose to deploy USB or PCIe or other converter / bridge ICs to add extra functionality. Regardless of whether these or any other options are explored by the designers, the designers are free to add whatever they choose as long as the EOMA-200 requirements that two SD/MMC interfaces are provided, as EOMA-200's interfaces are MANDATORY.


  • Guidelines for debugging of SD/MMC, kindly written by Texas Instruments: [22]
  • SDCard simplified specifications, explaining that yes, peripheral negotiation is available in the SD Specification [23]

Design Considerations and suitable CPUs

As the power provision is for up to 27 Watts, and the PCB size is 121 x 75mm, this standard is suitable for some low-power Intel CPUs, AMD's Fusion chipsets, VIA Nano CPUs and even RDC's IAD100PE offering [24], as well as the more modern ARM and MIPS SoCs such as the Tegra 3 and the Freescale iMX6. Designers should note however that provision of PCI Express is MANDATORY, ruling out many of the lower-cost SoCs and those that are targetted at tablets or phones.


Freescale iMX6

Freescale's iMX6 is near-perfectly-suited to a low-cost EOMA-200 module, having on-board SATA, Gigabit RGMII, a 1x PCI-Express interface, HDMI, 2 USB-2 ports and 1 USB-OTG port. The only exception is therefore that the iMX6 does not have USB3, nor does it have the total 5 USB ports. A 4-port USB Hub would therefore need to be deployed. However the total system cost (BOM) if the Dual iMX6 was used would be somewhere around $USD 40 to $45, given that the pricing of the iMX6 Dual is only $USD 22 at the time of writing [25]. Use of the Quad-Core iMX6 would increase the BOM only by a further $USD 10 [26]. The other advantage of using Freescale SoCs is their committment to long-term availability.

Notes for estimated BOM:

  • iMX6 Dual SoC: $22 ($32 for the Quad iMX6)
  • PMICs: $5 appx
  • Gigabit Ethernet PHY: $3.50 appx
  • 6-layer 1.5mm PCB: $1.50 appx
  • Connectors: $5 appx
  • FE1.1s USB Hub IC: $1.50 appx
  • Additional discretes: $1.50 appx
  • Casework: $3 appx

Total: appx $USD 43 ($53 appx for a Quad-core system)

Tegra 3

The NVidia Tegra 3 [27] is ideally suited to this form-factor, as it has PCI-Express (up to 4x with an additional 2 reconfigurable lanes), SATA-III, USB-3, USB-2 and USB-OTG. Although the Tegra 3 does not have Gigabit Ethernet it has a General-purpose memory controller that can take either a DM9000 which provides a 10/100 PHY in a single chip [28] or an AX88180 [29] in combination with an RGMII PHY. The other option for the Tegra 3 is to use standard PCI Express Gigabit Ethernet ICs: this is possible (and convenient) because there are two PCI-express lanes spare that can be used for this purpose.

AMD Fusion CPUs

AMD's Fusion CPUs are also ideally suited, such as the Embedded R-Series including the R-452L, R-260H alongside the A70M or A75 controller hubs [30]. The older G-Series would also be suitable all the way up to the T56N, in combination with the A50M or A55E controller hub [31] if the lack of USB3 and down-level negotiation to USB2 would be acceptable to end-users, or if a PCI-Express Bridge IC and a standard PCI Express USB3 IC is deployed on the Module's PCB.


The IAD100PE and its associated Hub Controller Chip C6037 [32] look to be ideal for use in EOMA-200. Key features include x86 instruction set compatibility, low power, 10/100 Ethernet, 3 PCI Express interfaces, I2C, up to 1 GByte of DDR3 RAM and so on. Details are sketchy at present but from the predecessor to the IAD100PE (the IAD100HV) it can be surmised that the processor and its Controller Chip could have PATA, USB2 and so on. Regardless of the features of the Controller Chip, the fact that the IAD100PE has 3 separate PCI Express interfaces means that standard off-the-shelf PCI Express ICs (including USB3 and SATA PHYs) can be put down on the module to bring the IAD100PE up to scratch.

Heat Sinks

27 Watts is a lot of heat to get rid of when the top surface area is only 60 sq.cm. Research is underway as to how to dissipate the heat, and the following links are proving useful:

From the above, we find two equations. One is "Henry's Rule Of Thumb" which is that the Thermal Resistance (in Centigrade / Watt) of a heat sink can be calculated roughly from Surface area by the formula "50 / sqrt (sq.cm)", and the second is that of calculating the temperature that can be dissipated by a heat sink based on the target power: Temp Diff (C) / Power (Watts) - the same units.

An additional calculation gives us the total surface area of the heat sink, based on a "fins" design. If the width is 10 cm, and there are fins of width 1mm spaced out 1mm apart, then 50 such fins can fit into a 10cm width. If the height is 1cm then there are two faces every 2mm, giving a total of 100 faces of height 1cm in a 10cm width. Multiplying by the depth (of 6.5cm) we get a total surface area of 650 sq.cm.

From "Henry's Rule Of Thumb" for passive-cooled aluminium heat sinks in free air, we therefore calculate a rough Thermal Resistance factor: 50 / Sqrt(650) = 1.96 Degrees C per Watt (call it 2). Therefore, if we assume that a Temperature Differential of 20 C is acceptable (e.g. the ambient air is 25 C and the temperature of the heat sink is 45C) then our 650 sq.cm heat sink, of height 1cm with 50 fins covering the top of the unit, can dissipate 10 Watts.

So, for something like the Freescale iMX6 (which has a maximum flat-out power consumption of 4.5 watts if running everything at 100%) a 10 Watt passive-cooled aluminium heat sink would do absolutely fine. For anything over that however it will be necessary to add a fan.

Therefore, the addition of a fan as a standard component has to become part of the EOMA-200 specification, along with the mechanical considerations associated with that.

Mechanical Considerations and Design

The EOMA-200 specification is for mass-volume appliances. Modules MUST be manufactured as ready-to-go units that include the complete case-work, heat sink if necessary, and accompanying fan if necessary, as a single saleable unit. To clarify: a bare PCB which is of dimensions 121mm x 75mm is NOT EOMA-200 compliance. Only when the PCB is installed into a suitable case that is also of the correct dimensions, thus requiring nothing more than packaging in order to sell as an off-the-shelf product, will that completed system be considered to be compliant with the EOMA-200 specification.

The justification for inclusion of mechanical considerations as part of the specification is very simple: the units have to be drop-in upgradeable replacements across a diverse range of mass-volume appliances. Some low-power units may not require a fan; some ultra-low-power units may not even require a significant heat sink, whilst others - especially those approaching the 30 watt limit - will almost certainly require a fan. Given the wide variation in thermal considerations it is unreasonable to expect the lower-end systems to be adversely priced out of the market by mandating that all I/O Boards have a huge fan and a huge heat dissipation mechanism (heat pipe or other arrangement); thus it makes an inordinate amount of sense to make it the responsibility of the Module designers to deal with the thermal dissipation, whilst maintaining mechanical interoperability at the same time.

TBD including engineering drawings is the mechanical layout and dimensions of the casework.

The PCB layout is described in words as follows:

  • The overall Module Dimensions are 121mm x 75mm
  • The PCB height is 1.0mm (to fit into a 52-pin Mini PCIe connector)
  • At the left side (depth 75mm) in the centre is a 52-pin Mini PCIe cut-out to an additional depth of 2mm (for a total of 5.2mm)
  • The cut-outs have enough clearance (30mm) to fit around a standard off-the-shelf MiniPCIe receptacle.
  • The bottom edge may be reserved, up to 110mm (5.5mm either side to the edge of the PCB), for any connectors of maximum height 14mm
  • A centred area of the PCB of size 70mm x 32mm may be used for placing SO-DIMM sockets (or other components up to a height of 5.0mm) on the underside.
  • I/O Boards MUST have this area of size 70mm x 32mm cut out in order to accommodate SO-DIMM sockets or any other parts (e.g. MiniPCIe sockets) located on the corresponding area of the Module PCB.
  • Two steel pins are located on the underside of the PCB, centres are 5.0mm from the right edge, 3.5mm from top and bottom edge, of diameter 3.0mm and length 3.0mm.
  • The locking pins go THROUGH the I/O Board PCB and help ensure line-up of the B2B connectors.
  • The B2B connectors are located with their centres on a line 5.0mm from the right edge, and are positioned 22.5mm up, on the centre line and 22.5mm down respectively.
  • The orientation of the B2B connectors is in a line with their shortest edges closest to each other.
  • The size of the B2B connectors is TBD.

Here is a graphical representation of the PCB. This is also available as a DXF file File:Eoma200pcblayout.dxf.txt, and the source code that generated the DXF file is also available: File:Eoma200pcblayout.txt it requires sdxf.py

Eoma200 pcb.png

On-board I2C EEPROM

Not all of the EOMA-200 interfaces are self-describing or auto-negotiating at the hardware level. For example: the AC97 Audio does not have auto-negotiation, and neither does the RS232, nor do the GPIO pins or the RGB/TTL interface. This matters because it is possible that EOMA-200 modules could be plugged into I/O Boards with completely different characteristics. In the case of PCI-Express, SATA, Ethernet and USB this is not a problem because those interfaces have auto-detection built-in at the hardware level and the protocol level.

To cater for this specific problem, there MUST be an on-board I2C EEPROM at address 0x70 on the 1st I2C Bus, which will contain identification information in Linux Device-Tree format, that uniquely identifies the hardware on the I/O Board which cannot otherwise describe itself or its purpose. For example:

  • The AC97 Audio is over an 8-pin I2S interface. However, it is possible that I/O Board Designers may choose to only provide outputs (no audio input). As I2S does not have a means to inform the hardware of how it is being used, it is necessary to put this information into the I2C EEPROM.
  • Additionally, some I/O Board Designers may choose to only connect 1 of the 4 I2S output lines, choosing to implement only for example Stereo Audio instead of 5.1 Channel. This information must be encoded and stored in the I2C EEPROM.
  • Additionally, although I2S is a standard, the CODEC ICs that can be connected to I2S are not standard. The choice of which AC97 CODEC to use cannot be dictated by the EOMA-200 Standard, because the CODEC ICs are diverse, now, and improving all the time. Therefore, the choice of CODEC IC that is used, and how it may be enabled, must be encoded as Device-Tree information that MUST go into the I2C EEPROM.
  • The purposes to which each and every single one of the 24 GPIO pins can be completely different on a per-I/O-Board basis. Pin 15 may be used as "USB Hub Power-up" on one device, yet used as "Mini PCIe WAKE#" on another. This information - for each and every GPIO pin used - must be encoded as Linux Device Tree information and stored in the I2C EEPROM.
  • LCD Panels do not have an accurate reliable method of querying their capability. Even the EDID data which comes off of some LCD Panels (but not all) is known to be completely wrong in many cases! Therefore, the refresh rate, size, number of bits per pixel and the pixel configuration information - all this information MUST be stored as Linux Device Tree information in the I2C EEPROM.

In this way, whenever a Module is plugged into a new, completely different system, not only will the auto-negotiating buses automatically work out the fastest communications speed and also automatically detect the peripherals available on them, but also the Module may become aware of all the other hardware available on the new I/O Board, and can configure the O.S. accordingly.

Observations and considerations

The following observations should be read CAREFULLY:

  • The current thinking is for GPIO pins to be named as a device by purpose (such as "Reset Button" or "Power for USB Hub"), not as devices by GPIO number (of which there would have been 24, one for each GPIO pin). For example, there may be a Linux Kernel "Reset Button Driver" happening to have one (1) GPIO pin. The Linux Device Tree data associated with this Linux Kernel Driver would therefore specify exactly which GPIO pin that was.
  • non-Linux-based Operating Systems will be required to decode Linux Device Tree data and to provide infrastructure for downloading 3rd party drivers for all peripherals listed in a particular I/O Board's EEPROM. Encoding the exact same information in two different formats, burdening the I/O Board Manufacturers with the additional cost of storage of duplicate data, is not acceptable in the mass-volume arena. The means by which the 3rd party drivers are developed, obtained and stored is beyond the scope of the EOMA-200 Specification. 3rd party OS Vendors should discuss directly with I/O Board Manufacturers exactly how they are to support 3rd party drivers - most likely by pre-populating / pre-loading the drivers required for the full range of potential modules directly onto the storage media of the product, and arranging network connectivity for those for which it is not possible to pre-install.
  • The provision of the I2C EEPROM is MANDATORY for I/O Boards, and it is MANDATORY that Modules read and utilise the information contained in them. Failure to do so would result in Modules becoming incompatible with the I/O Boards into which they are plugged, or worse, specific customisation of Modules to suit specific I/O Boards only would occur, resulting in the EOMA-200 standard becoming fragmented and of no value.
  • It may be necessary in some cases - particularly for x86 hardware - that the BIOS be made aware of the I2C EEPROM's format and of EOMA-200's requirements. ARM-based systems do not have a BIOS, so typically use u-boot (which will also require to be modified to be made aware of EOMA-200). In such cases, it is recommended that Module Designers consider using Coreboot [33] because the full source code is available and it will be easier to collaborate with other EOMA-200 Designers to all parties' advantage than to pay proprietary BIOS Software Houses to custom-develop a BIOS for each and every single product. (Note: The Coreboot BIOS is mature software, supporting over 230 motherboards at the time of writing and is shipped in major mass-volume products such as Samsung's ChromeBox and ChromeBook products).

Example EOMA-200 PC

The example below shows how a small Desktop PC can be created. This example has:

  • HDMI output
  • 1 USB3
  • 4 USB2
  • 2 Gigabit Ethernet
  • 1 eSATA
  • SD/MMC
  • Micro-SD
  • Micro-USB
  • Mini PCIe with a combined Bluetooth 4 and 802.11N 300mb/sec WIFI card
  • Standard Audio connectors
  • DC Power input jack